From WikiChip
Difference between revisions of "samsung/exynos/5433"
< samsung‎ | exynos

(5433)
 
(10 intermediate revisions by 3 users not shown)
Line 2: Line 2:
 
{{chip
 
{{chip
 
|name=Exynos 5433
 
|name=Exynos 5433
 +
|no image=Yes
 +
|designer=Samsung
 +
|designer 2=ARM Holdings
 +
|manufacturer=Samsung
 +
|model number=5433
 +
|market=Mobile
 +
|first announced=September 7, 2014
 +
|first launched=September 7, 2014
 +
|family=Exynos
 +
|series=Exynos 7
 +
|frequency=1,900 MHz
 +
|frequency 2=1,300 MHz
 +
|isa=ARMv8
 +
|isa family=ARM
 +
|microarch=Cortex-A57
 +
|microarch 2=Cortex-A53
 +
|core name=Cortex-A57
 +
|core name 2=Cortex-A53
 +
|process=20 nm
 +
|technology=CMOS
 +
|die area=113 mm²
 +
|word size=64 bit
 +
|core count=8
 +
|thread count=8
 +
|max cpus=1
 
}}
 
}}
 +
'''Exynos 5433''' is a {{arch|64}} [[octa-core]] [[ARM]] high performance mobile [[system on a chip]] designed by [[Samsung]] and introduced in early [[2014]]. The processor is fabricated on Samsung's [[20 nm]] process and features [[8 cores]] in a {{armh|big.LITTLE}} configuration consisting of 4 {{armh|Cortex-A57|l=arch}} [[big cores]] and 4 {{armh|Cortex-A53|l=arch}} [[little cores]]. This chip supports up to 3 GiB of dual-channel LPDDR3-1866 memory and incorporates a {{armh|Mali-T760}} MP6 GPU.
 +
 +
== Cache ==
 +
{{main|arm_holdings/microarchitectures/cortex-a57#Memory_Hierarchy|arm_holdings/microarchitectures/cortex-a53#Memory_Hierarchy|l1=Cortex-A57 § Cache|l2=Cortex-A53 § Cache}}
 +
 +
Cortex-A57 Cluster:
 +
 +
{{cache size
 +
|l1 cache=320 KiB
 +
|l1i cache=129 KiB
 +
|l1i break=4x48 KiB
 +
|l1d cache=128 KiB
 +
|l1d break=4x32 KiB
 +
|l2 cache=2 MiB
 +
|l2 break=1x2 MiB
 +
}}
 +
 +
Cortex-A53 Cluster:
 +
 +
{{cache size
 +
|l1 cache=256 KiB
 +
|l1i cache=128 KiB
 +
|l1i break=4x32 KiB
 +
|l1d cache=128 KiB
 +
|l1d break=4x32 KiB
 +
|l2 cache=256 KiB
 +
|l2 break=1x1 256 KiB
 +
}}
 +
 +
== Memory controller ==
 +
{{memory controller
 +
|type=LPDDR3-1866
 +
|ecc=No
 +
|max mem=3 GiB
 +
|controllers=1
 +
|channels=2
 +
|width=32 bit
 +
|max bandwidth=13.91 GiB/s
 +
|bandwidth schan=6.95 GiB/s
 +
|bandwidth dchan=13.91 GiB/s
 +
}}
 +
 +
== Graphics ==
 +
{{integrated graphics
 +
| gpu                = Mali-T760
 +
| device id          =
 +
| designer            = ARM Holdings
 +
| execution units    = 6
 +
| max displays        = 2
 +
| max memory          =
 +
| frequency          = 700 MHz
 +
| max frequency      =
 +
 +
| output crt          =
 +
| output sdvo        =
 +
| output dsi          =
 +
| output edp          =
 +
| output dp          =
 +
| output hdmi        =
 +
| output vga          =
 +
| output dvi          =
 +
 +
| directx ver        = 11
 +
| opengl ver        =
 +
| opengl es ver      = 3.2
 +
| openvg ver        = 1.1
 +
| opencl ver        = 1.2
 +
| vulkan ver        = 1.0
 +
| hdmi ver          =
 +
| dp ver            =
 +
| edp ver            =
 +
| max res hdmi      =
 +
| max res hdmi freq  =
 +
| max res dp        =
 +
| max res dp freq    =
 +
| max res edp        =
 +
| max res edp freq  =
 +
| max res vga        =
 +
| max res vga freq  =
 +
 +
| max res generic    = 2560x1600
 +
}}
 +
 +
* Full HD 120fps encoding and decoding
 +
* HEVC decoding, VP8 Codec
 +
 +
== Camera ==
 +
* Front 3.7 MP
 +
* Rear 16 MP
 +
 +
== Die ==
 +
* Samsung [[20 nm process]]
 +
* 113 mm² die size
 +
* Mali-T760 (6 EU)
 +
* Quad-core {{armh|Cortex-A53|l=arch}} ([[small cores]])
 +
** 32 KiB L1I$ and 32 KiB L1D$ per core, and a shared 256 KiB L2
 +
** 4.4 mm² per cluster
 +
*** ~1 mm² per core
 +
*** ~0.55 mm² for 256 KiB L2 cache
 +
* Quad-core {{armh|Cortex-A57|l=arch}} ([[big cores]])
 +
** 48KB L1I$ and 32KB L1D$ per core, and a shared 2 MiB L2
 +
** 15.85 mm² per cluster
 +
*** ~3 mm² per core
 +
*** ~3.87 mm² for 2 MiB L2 cache
 +
 +
 +
:[[File:exynos 5433 die.png|600px]]
 +
 +
== Utilizing devices ==
 +
* [[used by::Samsung Galaxy Note 4]]
 +
* [[used by::Samsung Galaxy Note Edge]]
 +
* [[used by::Samsung Galaxy Tab S2]]
 +
{{expand list}}
 +
 +
== Bibliography ==
 +
* Pyo, Jungyul, et al. "23.1 20nm high-K metal-gate heterogeneous 64b quad-core CPUs and hexa-core GPU for high-performance and energy-efficient mobile application processor." Solid-State Circuits Conference-(ISSCC), 2015 IEEE International. IEEE, 2015

Revision as of 17:11, 29 December 2018

Edit Values
Exynos 5433
General Info
DesignerSamsung,
ARM Holdings
ManufacturerSamsung
Model Number5433
MarketMobile
IntroductionSeptember 7, 2014 (announced)
September 7, 2014 (launched)
General Specs
FamilyExynos
SeriesExynos 7
Frequency1,900 MHz, 1,300 MHz
Microarchitecture
ISAARMv8 (ARM)
MicroarchitectureCortex-A57, Cortex-A53
Core NameCortex-A57, Cortex-A53
Process20 nm
TechnologyCMOS
Die113 mm²
Word Size64 bit
Cores8
Threads8
Multiprocessing
Max SMP1-Way (Uniprocessor)

Exynos 5433 is a 64-bit octa-core ARM high performance mobile system on a chip designed by Samsung and introduced in early 2014. The processor is fabricated on Samsung's 20 nm process and features 8 cores in a big.LITTLE configuration consisting of 4 Cortex-A57 big cores and 4 Cortex-A53 little cores. This chip supports up to 3 GiB of dual-channel LPDDR3-1866 memory and incorporates a Mali-T760 MP6 GPU.

Cache

Main articles: Cortex-A57 § Cache and Cortex-A53 § Cache


Cortex-A57 Cluster:

[Edit/Modify Cache Info]

hierarchy icon.svg
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory.

The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC.

Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies.

Note: All units are in kibibytes and mebibytes.
L1$320 KiB
327,680 B
0.313 MiB
L1I$129 KiB
132,096 B
0.126 MiB
4x48 KiB  
L1D$128 KiB
131,072 B
0.125 MiB
4x32 KiB  

L2$2 MiB
2,048 KiB
2,097,152 B
0.00195 GiB
  1x2 MiB  

Cortex-A53 Cluster:

[Edit/Modify Cache Info]

hierarchy icon.svg
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory.

The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC.

Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies.

Note: All units are in kibibytes and mebibytes.
L1$256 KiB
262,144 B
0.25 MiB
L1I$128 KiB
131,072 B
0.125 MiB
4x32 KiB  
L1D$128 KiB
131,072 B
0.125 MiB
4x32 KiB  

L2$256 KiB
0.25 MiB
262,144 B
2.441406e-4 GiB
  1x1 256 KiB  

Memory controller

[Edit/Modify Memory Info]

ram icons.svg
Integrated Memory Controller
Max TypeLPDDR3-1866
Supports ECCNo
Max Mem3 GiB
Controllers1
Channels2
Width32 bit
Max Bandwidth13.91 GiB/s
14,243.84 MiB/s
14.936 GB/s
14,935.749 MB/s
0.0136 TiB/s
0.0149 TB/s
Bandwidth
Single 6.95 GiB/s
Double 13.91 GiB/s

Graphics

[Edit/Modify IGP Info]

screen icon.svg
Integrated Graphics Information
GPUMali-T760
DesignerARM Holdings
Execution Units6Max Displays2
Frequency700 MHz
0.7 GHz
700,000 KHz

Max Resolution
 2560x1600

Standards
DirectX11
OpenCL1.2
OpenGL ES3.2
OpenVG1.1
Vulkan1.0
  • Full HD 120fps encoding and decoding
  • HEVC decoding, VP8 Codec

Camera

  • Front 3.7 MP
  • Rear 16 MP

Die

  • Samsung 20 nm process
  • 113 mm² die size
  • Mali-T760 (6 EU)
  • Quad-core Cortex-A53 (small cores)
    • 32 KiB L1I$ and 32 KiB L1D$ per core, and a shared 256 KiB L2
    • 4.4 mm² per cluster
      • ~1 mm² per core
      • ~0.55 mm² for 256 KiB L2 cache
  • Quad-core Cortex-A57 (big cores)
    • 48KB L1I$ and 32KB L1D$ per core, and a shared 2 MiB L2
    • 15.85 mm² per cluster
      • ~3 mm² per core
      • ~3.87 mm² for 2 MiB L2 cache


exynos 5433 die.png

Utilizing devices

  • Samsung Galaxy Note 4
  • Samsung Galaxy Note Edge
  • Samsung Galaxy Tab S2

This list is incomplete; you can help by expanding it.

Bibliography

  • Pyo, Jungyul, et al. "23.1 20nm high-K metal-gate heterogeneous 64b quad-core CPUs and hexa-core GPU for high-performance and energy-efficient mobile application processor." Solid-State Circuits Conference-(ISSCC), 2015 IEEE International. IEEE, 2015
Facts about "Exynos 5433 - Samsung"
base frequency1,900 MHz (1.9 GHz, 1,900,000 kHz) + and 1,300 MHz (1.3 GHz, 1,300,000 kHz) +
core count8 +
core nameCortex-A57 + and Cortex-A53 +
designerSamsung + and ARM Holdings +
die area113 mm² (0.175 in², 1.13 cm², 113,000,000 µm²) +
familyExynos +
first announcedSeptember 7, 2014 +
first launchedSeptember 7, 2014 +
full page namesamsung/exynos/5433 +
has ecc memory supportfalse +
instance ofmicroprocessor +
integrated gpuMali-T760 +
integrated gpu base frequency700 MHz (0.7 GHz, 700,000 KHz) +
integrated gpu designerARM Holdings +
integrated gpu execution units6 +
isaARMv8 +
isa familyARM +
l1$ size320 KiB (327,680 B, 0.313 MiB) + and 256 KiB (262,144 B, 0.25 MiB) +
l1d$ size128 KiB (131,072 B, 0.125 MiB) +
l1i$ size129 KiB (132,096 B, 0.126 MiB) + and 128 KiB (131,072 B, 0.125 MiB) +
l2$ size2 MiB (2,048 KiB, 2,097,152 B, 0.00195 GiB) + and 0.25 MiB (256 KiB, 262,144 B, 2.441406e-4 GiB) +
ldateSeptember 7, 2014 +
manufacturerSamsung +
market segmentMobile +
max cpu count1 +
max memory bandwidth13.91 GiB/s (14,243.84 MiB/s, 14.936 GB/s, 14,935.749 MB/s, 0.0136 TiB/s, 0.0149 TB/s) +
max memory channels2 +
microarchitectureCortex-A57 + and Cortex-A53 +
model number5433 +
nameExynos 5433 +
process20 nm (0.02 μm, 2.0e-5 mm) +
seriesExynos 7 +
smp max ways1 +
supported memory typeLPDDR3-1866 +
technologyCMOS +
thread count8 +
used bySamsung Galaxy Note 4 +, Samsung Galaxy Note Edge + and Samsung Galaxy Tab S2 +
word size64 bit (8 octets, 16 nibbles) +