From WikiChip
Difference between revisions of "intel/microarchitectures/willow cove"
< intel‎ | microarchitectures

(Undo revision 97271 by 27.104.205.137 (talk))
(Undo revision 97270 by 27.104.205.137 (talk))
Line 26: Line 26:
 
* New cache subsystem
 
* New cache subsystem
 
* Security features
 
* Security features
*125% increase in L2 cache per core (1.25Mb up from 0.5 Mb)
 
*50% increase in L3 cache per core (3Mb up from 2Mb)
 
 
{{expand list}}
 
{{expand list}}
  

Revision as of 22:14, 11 June 2020

Edit Values
Willow Cove µarch
General Info
Arch TypeCPU
DesignerIntel
ManufacturerIntel
Introduction2020
Process10 nm
Instructions
ISAx86-64
Succession

Willow Cove is the successor to Sunny Cove, a high-performance 10 nm x86 core microarchitecture designed by Intel for an array of server and client products, including Tiger Lake.

History

Intel Core roadmap

Willow Cove was originally unveiled by Intel at their 2018 architecture day. Willow Cove is intended to succeed Sunny Cove in the 2020 timeframe.

Process Technology

Willow Cove is designed to take advantage of Intel's 10 nm process.

Architecture

Key changes from Sunny Cove

  • New cache subsystem
  • Security features

This list is incomplete; you can help by expanding it.

New instructions

Willow Cove introduced a number of new instructions:

  • Control-flow Enforcement Technology (CET) enhancements
  • MOVDIR - Direct stores
  • Additional AVX-512 extensions:

Only on server parts (Sapphire Rapids):

Bibliography

  • Intel Architecture Day 2018, December 11, 2018
codenameWillow Cove +
designerIntel +
first launched2020 +
full page nameintel/microarchitectures/willow cove +
instance ofmicroarchitecture +
instruction set architecturex86-64 +
manufacturerIntel +
microarchitecture typeCPU +
nameWillow Cove +
process10 nm (0.01 μm, 1.0e-5 mm) +