From WikiChip
Editing intel/microarchitectures/kaby lake

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 739: Line 739:
 
* [[:File:8th-gen-radeon-rx-vega-m-product-overview.pdf|8th Gen Intel® Core processors With RadeonTM RX Vega M Graphics]]
 
* [[:File:8th-gen-radeon-rx-vega-m-product-overview.pdf|8th Gen Intel® Core processors With RadeonTM RX Vega M Graphics]]
  
== Bibliography ==
+
== References ==
 
* Intel Developer Forum 2015, San Francisco, August 18-20, 2015
 
* Intel Developer Forum 2015, San Francisco, August 18-20, 2015
 
* Intel Technology and Manufacturing Day, March 28, 2017
 
* Intel Technology and Manufacturing Day, March 28, 2017
 
* 8th Generation core announcement, August 21, 2017
 
* 8th Generation core announcement, August 21, 2017
* IEEE Hot Chips 30 Symposium (HCS) 2018.
 
* Schor, David. (September, 2018). "''[https://fuse.wikichip.org/news/1634/hot-chips-30-intel-kaby-lake-g/ Hot Chips 30: Intel Kaby Lake G]''"
 
  
 
== Artwork ==
 
== Artwork ==

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)
codenameKaby Lake +
core count2 + and 4 +
designerIntel +
first launchedAugust 30, 2016 +
full page nameintel/microarchitectures/kaby lake +
instance ofmicroarchitecture +
instruction set architecturex86-64 +
manufacturerIntel +
microarchitecture typeCPU +
nameKaby Lake +
pipeline stages (max)19 +
pipeline stages (min)14 +
process14 nm (0.014 μm, 1.4e-5 mm) +