From WikiChip
Difference between revisions of "intel/microarchitectures/cooper lake"
< intel‎ | microarchitectures

(Key changes from {{\\|Cascade Lake}})
(New instructions)
(2 intermediate revisions by the same user not shown)
Line 101: Line 101:
 
Cooper Lake is based on the {{intel|Whitley|l=platform}} platform.
 
Cooper Lake is based on the {{intel|Whitley|l=platform}} platform.
 
=== Key changes from {{\\|Cascade Lake}} ===
 
=== Key changes from {{\\|Cascade Lake}} ===
* BFLOAT16 support
+
* I/O
 +
** PCIe 4.0 (from PCIe 3.0)
 
* Memory
 
* Memory
** 8 memory channels (up from 6)
+
** Higher bandwidth (174.84 GiB/s, up from 119.209 GiB/s)
 +
** Octa-channel (up from hexa-channel)
 +
** 2933 MT/s (up from 2600 MT/s)
 +
* Platform
 +
** {{intel|Purley|l=platform}} '''→''' {{intel|Whitley|l=platform}}
 +
* Packaging
 +
** 4189-contact flip-chip LGA (up from 3647 contacts)
 
{{expand list}}
 
{{expand list}}
 +
 +
====New instructions ====
 +
Cooper Lake introduced a number of {{x86|extensions|new instructions}}:
 +
 +
* [[BFLOAT16]] - A new data type for [[acceleration]] of [[neural processor|AI workloads]].

Revision as of 04:05, 10 February 2019

Edit Values
Cooper Lake µarch
General Info
Arch TypeCPU
DesignerIntel
ManufacturerIntel
Introduction2019
Process14 nm
Pipeline
TypeSuperscalar
OoOEYes
SpeculativeYes
Reg RenamingYes
Stages14-19
Instructions
ISAx86-64
ExtensionsMOVBE, MMX, SSE, SSE2, SSE3, SSSE3, SSE4.1, SSE4.2, POPCNT, AVX, AVX2, AES, PCLMUL, FSGSBASE, RDRND, FMA3, F16C, BMI, BMI2, VT-x, VT-d, TXT, TSX, RDSEED, ADCX, PREFETCHW, CLFLUSHOPT, XSAVE, SGX, MPX, AVX-512
Cache
L1I Cache32 KiB/core
8-way set associative
L1D Cache32 KiB/core
8-way set associative
L2 Cache1 MiB/core
16-way set associative
L3 Cache1.375 MiB/core
11-way set associative
Cores
Core NamesCooper Lake X,
Cooper Lake SP,
Cooper Lake AP
Succession
Contemporary
Coffee Lake

Cooper Lake (CPL) is Intel's successor to Cascade Lake, a 14 nm microarchitecture for enthusiasts and servers.

For desktop enthusiasts, Cascade Lake is branded Core i7, and Core i9 processors (under the Core X series). For scalable server class processors, Intel branded it as Xeon Bronze, Xeon Silver, Xeon Gold, and Xeon Platinum.


Symbol version future.svg Preliminary Data! Information presented in this article deal with future products, data, features, and specifications that have yet to be finalized, announced, or released. Information may be incomplete and can change by final release.


Codenames

Core Abbrev Target
Cooper Lake X CPL-X High-end desktops & enthusiasts market
Cooper Lake W CPL-W Enterprise/Business workstations
Cooper Lake SP CPL-SP Server Scalable Processors
Cooper Lake AP CPL-AP Server Advanced Processors

Brands

New text document.svg This section is empty; you can help add the missing info by editing this page.

Release Dates

Cooper Lake is expected to be released in mid-2019.

Process Technology

Cooper Lake is fabricated on Intel's 3rd generation enhanced 14nm++ process.

Architecture

Cooper Lake is based on the Whitley platform.

Key changes from Cascade Lake

  • I/O
    • PCIe 4.0 (from PCIe 3.0)
  • Memory
    • Higher bandwidth (174.84 GiB/s, up from 119.209 GiB/s)
    • Octa-channel (up from hexa-channel)
    • 2933 MT/s (up from 2600 MT/s)
  • Platform
  • Packaging
    • 4189-contact flip-chip LGA (up from 3647 contacts)

This list is incomplete; you can help by expanding it.

New instructions

Cooper Lake introduced a number of new instructions: