From WikiChip
Difference between revisions of "intel/80486/486dx2-50"
< intel‎ | 80486

(Gallery)
Line 107: Line 107:
 
File:Intel i486 DX2-50 MHz.jpg|A80486DX2-50, S-Spec SX641
 
File:Intel i486 DX2-50 MHz.jpg|A80486DX2-50, S-Spec SX641
 
File:KL Intel i486DX2 PQFP.jpg|SB80486DX2-50, S-Spec SX920
 
File:KL Intel i486DX2 PQFP.jpg|SB80486DX2-50, S-Spec SX920
 +
File:Sb80486dx2-50 sx825 observe.png|SB80486DX2-50, S-Spec SX825
 
</gallery>
 
</gallery>
  
 
== See also ==
 
== See also ==
 
* {{intel|80486|80486 family}}
 
* {{intel|80486|80486 family}}

Revision as of 17:51, 11 May 2016

Template:mpu i486DX2-50 was a fourth-generation x86 microprocessor introduced by Intel in 1992. This chip, which is based on the 80486 microarchitecture, had a clock doubler operating at 50 MHz, twice the bus frequency. Like the original i486DX, this chip implemented the 80387 FPU on-die and incorporated System Management Mode (SMM).

Cache

Main article: 80486 § Cache
Cache Info [Edit Values]
L1$ 8 KB
"KB" is not declared as a valid unit of measurement for this property.
1x8 KB 4-way set associative (unified, write-through policy )

Graphics

This chip had no integrated graphics processing unit.

Features

Gallery

See also

Facts about "i486DX2-50 - Intel"
l1$ description4-way set associative +