From WikiChip
Difference between revisions of "esperanto/microarchitectures/et-minion"
< esperanto

Line 22: Line 22:
 
|contemporary link=esperanto/microarchitectures/et-maxion
 
|contemporary link=esperanto/microarchitectures/et-maxion
 
}}
 
}}
'''ET-Minion''' is an energy-efficienct [[RISC-V]] microarchitecture designed by [[Esperanto]]. ET-Minion is also sold as a licensable [[synthesizable]] [[IP core]].
+
'''ET-Minion''' is an energy-efficient [[RISC-V]] microarchitecture designed by [[Esperanto]]. ET-Minion is also sold as a licensable [[synthesizable]] [[IP core]].

Revision as of 21:28, 25 December 2017

Edit Values
ET-Minion µarch
General Info
Arch TypeCPU
DesignerEsperanto
ManufacturerTSMC
Introduction2018
Process7 nm
Pipeline
TypeSuperscalar, Pipelined
OoOENo
SpeculativeYes
Reg RenamingNo
Instructions
ISARV64
ExtensionsI, M, A, F, D, C
Contemporary
ET-Maxion

ET-Minion is an energy-efficient RISC-V microarchitecture designed by Esperanto. ET-Minion is also sold as a licensable synthesizable IP core.

codenameET-Minion +
designerEsperanto +
first launched2018 +
full page nameesperanto/microarchitectures/et-minion +
instance ofmicroarchitecture +
instruction set architectureRV64 +
manufacturerTSMC +
microarchitecture typeCPU +
nameET-Minion +
process7 nm (0.007 μm, 7.0e-6 mm) +