From WikiChip
Difference between revisions of "cavium/thunderx2"
< cavium

(Overview)
(CN99xx: center columns)
 
(6 intermediate revisions by 3 users not shown)
Line 9: Line 9:
 
| first announced  = May 30, 2016
 
| first announced  = May 30, 2016
 
| first launched    = May 7, 2018
 
| first launched    = May 7, 2018
| isa              = ARMv8
+
| isa              = ARMv8.1
 
| microarch        = ThunderX2
 
| microarch        = ThunderX2
 
| microarch 2      = Vulcan
 
| microarch 2      = Vulcan
Line 26: Line 26:
 
| predecessor      = ThunderX
 
| predecessor      = ThunderX
 
| predecessor link = cavium/thunderx
 
| predecessor link = cavium/thunderx
| successor        =  
+
| successor        = ThunderX3
| successor link  =  
+
| successor link  = marvell/thunderx3
 
}}
 
}}
 
'''ThunderX2''' is a family of {{arch|64}} [[multi-core]] [[ARM]] server microprocessors introduced by [[Cavium]] in early [[2018]] succeeding the original {{\\|ThunderX}} line.
 
'''ThunderX2''' is a family of {{arch|64}} [[multi-core]] [[ARM]] server microprocessors introduced by [[Cavium]] in early [[2018]] succeeding the original {{\\|ThunderX}} line.
Line 41: Line 41:
 
* '''Mem:''' Up to 2 TiB of quad/hexa/octa- channel DDR4 2666 MT/s memory
 
* '''Mem:''' Up to 2 TiB of quad/hexa/octa- channel DDR4 2666 MT/s memory
 
** Up to 4 TiB in dual-socket configuration
 
** Up to 4 TiB in dual-socket configuration
* '''ISA:''' [[ARMv8]], 128-bit {{arm|NEON}} SIMD
+
* '''ISA:''' [[arm|ARMv8.1]], 128-bit {{arm|NEON}} SIMD
 
* '''I/O:''' x48, x56 PCIe Gen 3 Lanes
 
* '''I/O:''' x48, x56 PCIe Gen 3 Lanes
 
* Only the [[arm/aarch64 | 64-bit AArch64]] execution state is support. No [[arm/aarch32 | 32-bit AArch32]] support.
 
* Only the [[arm/aarch64 | 64-bit AArch64]] execution state is support. No [[arm/aarch32 | 32-bit AArch32]] support.
Line 53: Line 53:
 
-->
 
-->
 
{{comp table start}}
 
{{comp table start}}
<table class="comptable sortable tc4">
+
<table class="comptable sortable tc3 tc4 tc6">
 
{{comp table header|main|5:List of Vulcan-based Processors}}
 
{{comp table header|main|5:List of Vulcan-based Processors}}
 
{{comp table header|main|5:Main processor}}
 
{{comp table header|main|5:Main processor}}

Latest revision as of 19:33, 26 April 2019

ThunderX2
ThunderX2 logo.png
ThunderX2
Developer Cavium
Manufacturer TSMC
Type Microprocessors
Introduction May 30, 2016 (announced)
May 7, 2018 (launch)
ISA ARMv8.1
µarch ThunderX2, Vulcan
Word size 64 bit
8 octets
16 nibbles
Process 14 nm
0.014 μm
1.4e-5 mm
, 16 nm
0.016 μm
1.6e-5 mm
Technology CMOS
Clock 2,500 MHz-1,600 MHz
Succession
ThunderX ThunderX3

ThunderX2 is a family of 64-bit multi-core ARM server microprocessors introduced by Cavium in early 2018 succeeding the original ThunderX line.

Overview[edit]

The ThunderX2 was designed to succeed the original ThunderX family. Cavium first announced the ThunderX2 back in May 30 2016 with models based on their own second-generation microarchitecture with models up to 54 cores. Cavium focused the ThunderX design on the networking space as the Octeon TX family, and in late 2016 they acquired the Vulcan design from Broadcom which has designed a server microprocessor but has given up on the project for reasons not well understood. In early 2018, Cavium announced that their ThunderX2 processors (now based on Vulcan) have reached general availability.

Models[edit]

CN99xx[edit]

See also: Vulcan microarchitecture

The first parts of the ThunderX2 family, CN99xx series, that made it to general availability are based on the Vulcan microarchitecture. Those parts are different from Cavium's original ThunderX2 design which started sampling in 2016. Originally designed by Broadcom, those parts have much higher performance and a slightly different set of features. All parts have the following features in common.

  • Mem: Up to 2 TiB of quad/hexa/octa- channel DDR4 2666 MT/s memory
    • Up to 4 TiB in dual-socket configuration
  • ISA: ARMv8.1, 128-bit NEON SIMD
  • I/O: x48, x56 PCIe Gen 3 Lanes
  • Only the 64-bit AArch64 execution state is support. No 32-bit AArch32 support.
 List of Vulcan-based Processors
 Main processor
ModelLaunchedCoresThreadsFrequencyPCIe Lanes
CN99607 May 201816641.6 GHz
1,600 MHz
1,600,000 kHz
, 1.8 GHz
1,800 MHz
1,800,000 kHz
, 2 GHz
2,000 MHz
2,000,000 kHz
, 2.2 GHz
2,200 MHz
2,200,000 kHz
48
CN99657 May 201820401.8 GHz
1,800 MHz
1,800,000 kHz
, 2 GHz
2,000 MHz
2,000,000 kHz
, 2.1 GHz
2,100 MHz
2,100,000 kHz
, 2.2 GHz
2,200 MHz
2,200,000 kHz
, 2.3 GHz
2,300 MHz
2,300,000 kHz
, 2.4 GHz
2,400 MHz
2,400,000 kHz
, 2.5 GHz
2,500 MHz
2,500,000 kHz
56
CN99707 May 201824961.8 GHz
1,800 MHz
1,800,000 kHz
, 2 GHz
2,000 MHz
2,000,000 kHz
, 2.1 GHz
2,100 MHz
2,100,000 kHz
, 2.2 GHz
2,200 MHz
2,200,000 kHz
, 2.3 GHz
2,300 MHz
2,300,000 kHz
, 2.4 GHz
2,400 MHz
2,400,000 kHz
, 2.5 GHz
2,500 MHz
2,500,000 kHz
56
CN99757 May 2018281121.8 GHz
1,800 MHz
1,800,000 kHz
, 2 GHz
2,000 MHz
2,000,000 kHz
, 2.1 GHz
2,100 MHz
2,100,000 kHz
, 2.2 GHz
2,200 MHz
2,200,000 kHz
, 2.3 GHz
2,300 MHz
2,300,000 kHz
, 2.4 GHz
2,400 MHz
2,400,000 kHz
56
CN99787 May 2018301201.8 GHz
1,800 MHz
1,800,000 kHz
, 2 GHz
2,000 MHz
2,000,000 kHz
, 2.1 GHz
2,100 MHz
2,100,000 kHz
, 2.2 GHz
2,200 MHz
2,200,000 kHz
, 2.3 GHz
2,300 MHz
2,300,000 kHz
56
CN99807 May 2018321282 GHz
2,000 MHz
2,000,000 kHz
, 2.1 GHz
2,100 MHz
2,100,000 kHz
, 2.2 GHz
2,200 MHz
2,200,000 kHz
, 2.3 GHz
2,300 MHz
2,300,000 kHz
, 2.4 GHz
2,400 MHz
2,400,000 kHz
, 2.5 GHz
2,500 MHz
2,500,000 kHz
56
Count: 6

See also[edit]

Facts about "ThunderX2 - Cavium"
designerCavium +
first announcedMay 30, 2016 +
first launchedMay 7, 2018 +
full page namecavium/thunderx2 +
instance ofmicroprocessor family +
instruction set architectureARMv8.1 +
main designerCavium +
manufacturerTSMC +
microarchitectureThunderX2 + and Vulcan +
nameThunderX2 +
process14 nm (0.014 μm, 1.4e-5 mm) + and 16 nm (0.016 μm, 1.6e-5 mm) +
technologyCMOS +
word size64 bit (8 octets, 16 nibbles) +