From WikiChip
Difference between revisions of "ampere computing/microarchitectures/quicksilver"
< ampere computing

(Shadowcat)
 
Line 1: Line 1:
 
{{ampere title|Shadowcat|arch}}
 
{{ampere title|Shadowcat|arch}}
{{microarchitecture}}
+
{{microarchitecture
 +
|atype=CPU
 +
|name=Quicksilver
 +
|designer=Ampere Computing
 +
|manufacturer=TSMC
 +
|introduction=2019
 +
|process=7 nm
 +
|type=Superscalar
 +
|oooe=Yes
 +
|speculative=Yes
 +
|renaming=Yes
 +
|isa=ARMv8.2
 +
|predecessor=Skylark
 +
|predecessor link=apm/microarchitectures/skylark
 +
}}

Revision as of 03:39, 9 February 2018

Edit Values
Quicksilver µarch
General Info
Arch TypeCPU
DesignerAmpere Computing
ManufacturerTSMC
Introduction2019
Process7 nm
Pipeline
TypeSuperscalar
OoOEYes
SpeculativeYes
Reg RenamingYes
Instructions
ISAARMv8.2
Succession
codenameQuicksilver +
designerAmpere Computing +
first launched2019 +
full page nameampere computing/microarchitectures/quicksilver +
instance ofmicroarchitecture +
instruction set architectureARMv8.2 +
manufacturerTSMC +
microarchitecture typeCPU +
nameQuicksilver +
process7 nm (0.007 μm, 7.0e-6 mm) +