From WikiChip
Editing amd/microarchitectures/zen+

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 175: Line 175:
  
 
=== Memory Hierarchy ===
 
=== Memory Hierarchy ===
* Cache
 
** L0 µOP cache:
 
*** 2,048 µOPs, 8-way set associative
 
**** 32-sets, 8-µOP line size
 
*** Parity protected
 
** L1I Cache:
 
*** 64 KiB 4-way set associative
 
**** 256-sets, 64 B line size
 
**** Shared by the two threads, per core
 
*** Parity protected
 
** L1D Cache:
 
*** 32 KiB 8-way set associative
 
**** 64-sets, 64 B line size
 
**** Write-back policy
 
*** 4-5 cycles latency for Int
 
*** 7-8 cycles latency for FP
 
*** SEC-DED ECC
 
** L2 Cache:
 
*** 512 KiB 8-way set associative
 
*** 1,024-sets, 64 B line size
 
*** Write-back policy
 
*** Inclusive of L1
 
*** 12 cycles latency
 
*** DEC-TED ECC
 
** L3 Cache:
 
*** Victim cache
 
*** Summit Ridge, Naples: 8 MiB/CCX, shared across all cores.
 
*** Raven Ridge: 4 MiB/CCX, shared across all cores.
 
*** 16-way set associative
 
**** 8,192-sets, 64 B line size
 
*** 40 cycles latency
 
*** DEC-TED ECC
 
** System DRAM:
 
*** 2 channels per die
 
*** Summit Ridge: up to PC4-21300U (DDR4-2666 UDIMM)
 
*** Raven Ridge: up to PC4-23466U (DDR4-2933 UDIMM)
 
*** Naples: up to PC4-21300L (DDR4-2666 RDIMM/LRDIMM)
 
*** ECC support: x4 DRAM device failure correction (Chipkill), x8 SEC-DED ECC, Patrol and Demand scrubbing, Data poisoning
 
 
Zen TLB consists of dedicated level one TLB for instruction cache and another one for data cache.
 
 
* TLBs
 
** ITLB
 
*** 8 entry L0 TLB, all page sizes
 
*** 64 entry L1 TLB, all page sizes
 
*** 512 entry L2 TLB, no 1G pages
 
*** Parity protected
 
** DTLB
 
*** 64 entry L1 TLB, all page sizes
 
*** 1,532-entry L2 TLB, no 1G pages
 
*** Parity protected
 
  
 
== Core ==
 
== Core ==

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)
codenameZen+ +
core count4 +, 6 +, 8 +, 12 +, 16 +, 24 +, 32 + and 1 +
designerAMD +
first launchedApril 13, 2018 +
full page nameamd/microarchitectures/zen+ +
instance ofmicroarchitecture +
instruction set architecturex86-64 +
manufacturerGlobalFoundries +
microarchitecture typeCPU +
nameZen+ +
pipeline stages19 +
process12 nm (0.012 μm, 1.2e-5 mm) +