From WikiChip
Difference between revisions of "amd/k5/amd-k5-pr100abq"
< amd‎ | k5

m (Bot: moving all {{mpu}} to {{chip}})
 
(6 intermediate revisions by 3 users not shown)
Line 1: Line 1:
 
{{amd title|AMD-K5-PR100ABQ}}
 
{{amd title|AMD-K5-PR100ABQ}}
{{mpu
+
{{chip
 
| name                = AMD-K5-PR100ABQ
 
| name                = AMD-K5-PR100ABQ
 
| no image            =  
 
| no image            =  
Line 10: Line 10:
 
| model number        = AMD-K5-PR100ABQ
 
| model number        = AMD-K5-PR100ABQ
 
| part number        = AMD-K5-PR100ABQ
 
| part number        = AMD-K5-PR100ABQ
| part number 1       =  
+
| part number 2       =  
 
| market              = Desktop
 
| market              = Desktop
 
| first announced    = June 17, 1996
 
| first announced    = June 17, 1996
Line 42: Line 42:
 
| thread count        = 1
 
| thread count        = 1
 
| max cpus            = 1
 
| max cpus            = 1
| max memory          = 4 GB
+
| max memory          = 4 GiB
 
| max memory addr    = 0xFFFFFFFF
 
| max memory addr    = 0xFFFFFFFF
  
| electrical          = Yes
+
 
 
| power              = 15.8 W
 
| power              = 15.8 W
 
| v core              = 3.525 V
 
| v core              = 3.525 V
Line 77: Line 77:
 
== Cache ==
 
== Cache ==
 
{{main|amd/microarchitectures/k5#Memory_Hierarchy|l1=K5 § Cache}}
 
{{main|amd/microarchitectures/k5#Memory_Hierarchy|l1=K5 § Cache}}
 
 
{{cache info
 
{{cache info
|l1i cache=16 KB
+
|l1i cache=16 KiB
|l1i break=1x16 KB
+
|l1i break=1x16 KiB
 
|l1i desc=4-way set associative
 
|l1i desc=4-way set associative
 
|l1i extra=
 
|l1i extra=
|l1d cache=8 KB
+
|l1d cache=8 KiB
|l1d break=1x8 KB
+
|l1d break=1x8 KiB
 
|l1d desc=4-way set associative
 
|l1d desc=4-way set associative
 
|l1d extra=
 
|l1d extra=
Line 101: Line 100:
  
 
== Features ==  
 
== Features ==  
 +
* [[processor p-rating::P100]] [[P-Rating]]
 
* Auto-power down state
 
* Auto-power down state
 
* Stop clock state
 
* Stop clock state
 +
 +
== Gallery ==
 +
<gallery>
 +
File:Ic-photo-AMD--AMD-K5-PR100ABQ-(K5-CPU).jpg
 +
</gallery>
  
 
== See also ==
 
== See also ==
 
* {{amd|K5}}
 
* {{amd|K5}}

Latest revision as of 16:07, 13 December 2017

Edit Values
AMD-K5-PR100ABQ
AMD K5 PR100.jpg
General Info
DesignerAMD
ManufacturerAMD
Model NumberAMD-K5-PR100ABQ
Part NumberAMD-K5-PR100ABQ
MarketDesktop
IntroductionJune 17, 1996 (announced)
June 17, 1996 (launched)
ShopAmazon
General Specs
FamilyK5
SeriesSSA/5
Frequency99.99 MHz
Bus typeFSB
Bus speed66.66 MHz
Bus rate66.66 MT/s
Clock multiplier1.5
CPUID501
Microarchitecture
MicroarchitectureK5
Core NameSSA/5
Core Family5
Core Model0
Core Stepping1
Process350 nm
Transistors4,300,000
TechnologyCMOS
Die161 mm²
Word Size32 bit
Cores1
Threads1
Max Memory4 GiB
Max Address Mem0xFFFFFFFF
Multiprocessing
Max SMP1-Way (Uniprocessor)
Electrical
Power dissipation15.8 W
Vcore3.525 V ± 2%
Tcase0 °C – 60 °C
Tstorage-65°C – 150 °C

AMD-K5-PR100ABQ was a 32-bit x86 microprocessor developed by AMD and released in 1996. This chip was sold as Pentium 100 MHz equivalent. The processor used AMD's 2nd revision of their K5 microarchitecture, operating at 100 MHz with a TDP of 15.8 W.

Cache[edit]

Main article: K5 § Cache
Cache Info [Edit Values]
L1I$ 16 KiB
16,384 B
0.0156 MiB
1x16 KiB 4-way set associative
L1D$ 8 KiB
8,192 B
0.00781 MiB
1x8 KiB 4-way set associative

Graphics[edit]

This SoC has no integrated graphics processing unit.

Features[edit]

  • P100 P-Rating
  • Auto-power down state
  • Stop clock state

Gallery[edit]

See also[edit]

Facts about "AMD-K5-PR100ABQ - AMD"
l1d$ description4-way set associative +
l1i$ description4-way set associative +