From WikiChip
Alchemy Au1100-500MBC
< alchemy

Edit Values
Alchemy Au1100-500MBC
General Info
DesignerAlchemy
ManufacturerTSMC
Model NumberAu1100-500MBC
Part NumberAu1100-500MBCBA,
Au1100-500MBCBC,
Au1100-500MBCBD,
Au1100-500MBCBE,
Au1100-500MBCBF
MarketEmbedded
IntroductionApril 8, 2002 (launched)
General Specs
FamilyAlchemy
Frequency500 MHz
Microarchitecture
ISAMIPS32
MicroarchitectureAu1
Core SteppingBA, BC, BD, BE, BF
Process130 nm
TechnologyCMOS
Word Size32 bit
Cores1
Max Memory192 MiB
Multiprocessing
Max SMP1-Way (Uniprocessor)
Electrical
Vcore1.22 V
VI/O3.3 V
TDP (Typical)400 mW
Tcase0 °C – 70 °C
Tstorage-40 °C – 125 °C

Au1100-500MBC was a 32-bit ultra low power embedded microprocessor with an Au1 CPU core implementing the MIPS32 ISA. Designed by Alchemy Semiconductor and fabricated on a TSMC 130 nm process, this SoC operates at a base frequency of up to 500 MHz with a typical TDP of 400 mW. It was also available as a Pb-free version Au1100-500MBD.

Cache

Main article: Au1 § Cache

[Edit/Modify Cache Info]

hierarchy icon.svg
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory.

The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC.

Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies.

Note: All units are in kibibytes and mebibytes.
L1$32 KiB
32,768 B
0.0313 MiB
L1I$16 KiB
16,384 B
0.0156 MiB
1 × 16 KiB4-way set associative 
L1D$16 KiB
16,384 B
0.0156 MiB
1 × 16 KiB4-way set associativewrite-back

Memory controller

Au1100 processors integrate two independent memory controllers, a DRAM controller which supports 2.5 V / 3.3 V SDRAM, SMROM, and SyncFlash, and a static bus controller which supports SRAM, ROM, Flash memory, PCMCIA/CompactFlash devices, and I/O peripherals such as an external LCD controller. SDRAM runs at one half of the frequency of the internal 32-bit System Bus, which runs at up to one half of the CPU core frequency.

[Edit/Modify Memory Info]

ram icons.svg
Integrated Memory Controller
Max TypeSDR-133
Supports ECCNo
Max Mem192 MiB
Controllers1
Channels1
Width32 bit
Max Bandwidth0.500 GB/s
0.466 GiB/s
476.837 MiB/s
500 MB/s
4.547474e-4 TiB/s
5.0e-4 TB/s

Expansions

  • USB 1.1 (OHCI) host controller, USB 1.1 device controller
    • Two USB host ports and one device port
  • One 10/100 Mbit/s Ethernet MAC controller
  • Two Secure Digital/SDIO 1.1 controllers
  • Low speed interfaces AC97, I2S, Fast IrDA, 2 × SSI, 3 × UART, and up to 48 GPIOs

Graphics

Au1100 processors integrate an LCD controller which supports panels with a resolution up to 800 × 600 pixels.

  • TFT: 1/2/4/8-bit mono, 12/16-bit color (4:4:4/5:6:5 RGB)
  • STN: 4/8-bit mono single-scan, 8-bit color single-scan, 16-bit color dual-scan
  • Frame buffer formats:
    • 1/2/4/8-bpp palettized
    • 16-bpp 6:5:5, 5:6:5, 5:5:6, 5:5:5:1 RGBI
  • Double buffering
  • Hardware swivel (90, 180, 270 degrees) for up to 320 × 240 pixel displays
  • Two PWM clocks to control contrast and brightness voltages

Features

  • 8-channel DMA engine
  • RTC and TOY timer
  • Two interrupt controllers
  • Power management unit
  • MIPS EJTAG interface
  • Idle Mode, Sleep Mode

Package

  • 399-pin low profile, fine pitch plastic ball grid array (LF-PBGA) package
  • 20 × 20 grid, 0.8 mm pitch
  • 17 mm × 17 mm × 1.7 mm

Bibliography

Facts about "Alchemy Au1100-500MBC"
base frequency500 MHz (0.5 GHz, 500,000 kHz) +
core count1 +
core steppingBA +, BC +, BD +, BE + and BF +
core voltage1.22 V (12.2 dV, 122 cV, 1,220 mV) +
designerAlchemy +
familyAlchemy +
first launchedApril 8, 2002 +
full page namealchemy/au1100-500mbc +
has ecc memory supportfalse +
instance ofmicroprocessor +
io voltage3.3 V (33 dV, 330 cV, 3,300 mV) +
isaMIPS32 +
l1$ size32 KiB (32,768 B, 0.0313 MiB) +
l1d$ description4-way set associative +
l1d$ size16 KiB (16,384 B, 0.0156 MiB) +
l1i$ description4-way set associative +
l1i$ size16 KiB (16,384 B, 0.0156 MiB) +
ldateApril 8, 2002 +
manufacturerTSMC +
market segmentEmbedded +
max case temperature343.15 K (70 °C, 158 °F, 617.67 °R) +
max cpu count1 +
max memory192 MiB (196,608 KiB, 201,326,592 B, 0.188 GiB, 1.831055e-4 TiB) +
max memory bandwidth0.466 GiB/s (476.837 MiB/s, 0.5 GB/s, 500 MB/s, 4.547474e-4 TiB/s, 5.0e-4 TB/s) +
max memory channels1 +
max storage temperature398.15 K (125 °C, 257 °F, 716.67 °R) +
microarchitectureAu1 +
min case temperature273.15 K (0 °C, 32 °F, 491.67 °R) +
min storage temperature233.15 K (-40 °C, -40 °F, 419.67 °R) +
model numberAu1100-500MBC +
nameAlchemy Au1100-500MBC +
part numberAu1100-500MBCBA +, Au1100-500MBCBC +, Au1100-500MBCBD +, Au1100-500MBCBE + and Au1100-500MBCBF +
process130 nm (0.13 μm, 1.3e-4 mm) +
smp max ways1 +
supported memory typeSDR-133 +
tdp (typical)0.4 W (400 mW, 5.364e-4 hp, 4.0e-4 kW) +
technologyCMOS +
word size32 bit (4 octets, 8 nibbles) +