https://en.wikichip.org/w/index.php?title=alchemy/alchemy&feed=atom&action=historyalchemy/alchemy - Revision history2024-03-29T01:53:08ZRevision history for this page on the wikiMediaWiki 1.28.1https://en.wikichip.org/w/index.php?title=alchemy/alchemy&diff=99878&oldid=prevQuietRub: Created page with "{{title|Alchemy}} {{ic family | title = Alchemy | developer = Alchemy | developer 2 = AMD | developer 3 = RMI | manufacturer = TSMC | type..."2022-03-20T07:09:06Z<p>Created page with "{{title|Alchemy}} {{ic family | title = Alchemy | developer = Alchemy | developer 2 = AMD | developer 3 = RMI | manufacturer = TSMC | type..."</p>
<p><b>New page</b></p><div>{{title|Alchemy}}<br />
{{ic family<br />
| title = Alchemy<br />
| developer = Alchemy<br />
| developer 2 = AMD<br />
| developer 3 = RMI<br />
| manufacturer = TSMC<br />
| type = Microprocessor, System on a Chip<br />
| first announced = June 13, 2000<br />
| arch = MIPS32<br />
| microarch = Au1<br />
| word = 32 bit<br />
| proc = 180 nm<br />
| proc 2 = 130 nm<br />
| tech = CMOS<br />
| clock min = 266 MHz<br />
| clock max = 1000 MHz<br />
}}<br />
<br />
'''Alchemy''' is a family of high performance, ultra low power embedded microprocessors implementing the [[MIPS32]] ISA. They were originally designed by [[Alchemy Semiconductor]] and target communication and media devices, e.g. wireless gateways and access points; VoIP, navigation, and NAS devices; STBs, thin clients, mobile TV and media players, and digital photo frames.<br />
<br />
== Overview ==<br />
Alchemy Semiconductor unveiled the Au1000 processor at the Embedded Processor Forum in San Jose, CA, on June 13, 2000, with limited customer sampling in February 2001 and availability in production quantities in Q2 of that year. The Au1500, integrating a PCI controller, was announced one year later at EPF 2001, with customer sampling beginning in December 2001. The Au1100 replaced the PCI interface with an LCD controller and was introduced on April 8, 2002. In February 2002 [[AMD]] acquired Alchemy Semiconductor in order to compete with [[Intel]]'s ARM-based [[XScale]] processors. AMD's Alchemy family gained the new members Au1550 and Au1200 with announcements in February 2004 and January 2005 respectively, as well as the Am1772 wireless chipset consisting of the Am1770 transceiver and Am1771 integrated baseband/MAC chips. In 2006 Intel sold its XScale PXA family to [[Marvell]] while [[Raza Microelectronics]], later renamed RMI Corporation, secured the Alchemy line and some of its designers from AMD. On January 9, 2007 RMI announced the Au1210 and Au1250 with full production in Q2, and in January 2009 the Au13xx models integrating a graphics processor. In October 2009 RMI merged with [[NetLogic Microsystems]] who was in turn acquired by [[Broadcom]] in 2012.<br />
<br />
All processors of the Alchemy family use the {{alchemy|Au1|l=arch}} CPU core designed by Alchemy Semiconductor and integrate peripherals licensed from third parties, always including an SDRAM controller, a static bus controller, a DMA controller, two interrupt controllers, two timers {{abbr|RTC}} and {{abbr|TOY|Time Of Year}}, an EJTAG interface compliant with the MIPS specification, and a power management unit. Other peripherals vary with the target market.<br />
<br />
The CPU core, the memory controllers, and other high speed peripherals are linked by an internal System Bus (SBUS) which carries a 36-bit physical address, 32-bit data, and a byte mask, running at a configurable ratio of 1/2, 1/3, or 1/4 of the core frequency. Low speed, non-bus master capable peripherals are attached with an ancillary Peripheral Bus (PBUS) running at one half of the SBUS frequency.<br />
<br />
For power management the core supports two ''Idle'' modes clock-gating the core. In one of these modes the data cache remains operational, snooping the SBUS to maintain coherency. {{abbr|GPR}}s and CP0 registers are preserved in both modes, the CP0 constant rate timer increments at an unpredictable rate while RTC and TOY are unaffected. ''Sleep'' mode puts the SDRAMs into self-refresh mode and powers down all peripherals except TOY. In ''Hibernate'' mode, on models supporting it, the entire board can be powered down while a battery keeps the TOY counter running.<br />
<br />
Au1000 and Au1500 processors were fabricated on a [[TSMC]] [[180&nbsp;nm]] LV logic 1.5V/3.3V 1P6M process, the Au1100 reduced power consumption further with a [[TSMC]] [[130&nbsp;nm]] process. Manufacturing details of later models are unknown. The nominal core voltage is 1.0, 1.2, 1.5, or 1.8&nbsp;V depending on model, the I/O voltage 3.3&nbsp;V.<br />
<br />
Each member of the family was available with different core frequency and hence power ratings, different temperature ranges, and earlier models in a Pb-free or standard package. A low profile, fine pitch plastic ball grid array (LF-PBGA) package was used for all models.<br />
<br />
== Members ==<br />
=== Au1000 Processors ===<br />
These processors integrate the following peripherals:<br />
* 32-bit SDR-133 SDRAM controller<br />
* 32-bit static bus controller<br />
* USB 1.1 ({{abbr|OHCI}}) host controller, USB 1.1 device controller<br />
** Two USB host ports and one device port<br />
* Two 10/100 Mbit/s Ethernet MAC controllers<br />
* Low speed interfaces {{abbr|AC97}}, {{abbr|I2S}}, Fast {{abbr|IrDA}}, 2 × {{abbr|SSI}}, 4 × {{abbr|UART}}, and up to 32 {{abbr|GPIO}}s<br />
<br />
The SDRAM controller supports SDRAM, {{abbr|SMROM}}, and SyncFlash. It should be noted that SDRAMs are clocked at one half of the SBUS frequency and therefore one quarter of the core frequency. Accordingly the 266 and 400&nbsp;MHz models are expected to be paired with SDR-66 and SDR-100 DRAMs respectively, and the 500&nbsp;MHz model cannot quite realize the maximum bandwidth of SDR-133 memory. This also applies to the Au1500 and Au1100 processors.<br />
<br />
The static bus controller has an interface with 32-bit data and address bus and supports SRAM, ROM, standard Flash memory, page mode Flash/ROM, PCMCIA/CompactFlash devices, and I/O peripherals such as an external LCD controller.<br />
<br />
The Au1000, Au1500, and Au1100 processors contain an eight-channel DMA controller. Each channel is capable of transferring data between memory and any of the integrated peripherals or between memory and a memory-mapped FIFO through the static bus controller using a GPIO as DMA request. Memory-to-memory transfers are not supported.<br />
<br />
Au1000 processors identify with {{mips|PRId register|PRId}} 0x00030101 (Au1 rev. 1, stepping DA) and 0x00030201 to 0x00030204 (Au1 rev. 2, stepping HA to HD). They have a typical TDP between 300 and 900&nbsp;mW. The CPU core runs at 1.5 or 1.8&nbsp;V nominal ±5% and is rated for frequencies between 266 and 500&nbsp;MHz. They shipped in a 23&nbsp;mm × 23&nbsp;mm × 1.5&nbsp;mm, 324-pin LF-PBGA package with 1.0&nbsp;mm ball pitch.<br />
<br />
=== Au1500 Processors ===<br />
These processors integrate the following peripherals:<br />
* 32-bit SDR-133 SDRAM controller<br />
* 32-bit static bus controller<br />
* PCI 2.2 controller, 32-bit bus, 33 or 66&nbsp;MHz<br />
* USB 1.1 ({{abbr|OHCI}}) host controller, USB 1.1 device controller<br />
** Two USB host ports and one device port<br />
* Two 10/100 Mbit/s Ethernet MAC controllers<br />
* Low speed interfaces {{abbr|AC97}}, 2 × {{abbr|UART}}, and up to 39 {{abbr|GPIO}}s<br />
<br />
Au1500 processors identify with PRId 0x01030200 to 0x01030202. They have a typical TDP between 400 and 1200&nbsp;mW. The CPU core runs at 1.5 or 1.8 V nominal ±5% and is rated for frequencies between 333 and 500&nbsp;MHz. They shipped in a 19&nbsp;mm × 19&nbsp;mm × 1.45&nbsp;mm, 424-pin LF-PBGA package with 0.8&nbsp;mm ball pitch.<br />
<br />
=== Au1100 Processors ===<br />
These processors integrate the following peripherals:<br />
* 32-bit 2.5V/3.3V SDR-133 SDRAM controller,<br />
* 32-bit static bus controller<br />
* LCD controller<br />
* USB 1.1 ({{abbr|OHCI}}) host controller, USB 1.1 device controller<br />
** Two USB host ports and one device port<br />
* One 10/100 Mbit/s Ethernet MAC controller<br />
* Two [[wikipedia:SD card|Secure Digital]]/{{abbr|SDIO}} 1.1 controllers<br />
* Low speed interfaces {{abbr|AC97}}, {{abbr|I2S}}, Fast {{abbr|IrDA}}, 2 × {{abbr|SSI}}, 3 × {{abbr|UART}}, and up to 48 {{abbr|GPIO}}s<br />
<br />
The integrated LCD controller supports panels with a resolution up to 800 × 600 pixels.<br />
* TFT: 1/2/4/8-bit mono, 12/16-bit color (4:4:4/5:6:5 RGB)<br />
* STN: 4/8-bit mono single-scan, 8-bit color single-scan, 16-bit color dual-scan<br />
* Frame buffer formats:<br />
** 1/2/4/8-bpp palettized<br />
** 16-bpp 6:5:5, 5:6:5, 5:5:6, 5:5:5:1 RGBI<br />
* Double buffering<br />
* Hardware swivel (90, 180, 270 degrees) for up to 320 × 240 pixel displays<br />
* Two PWM clocks to control contrast and brightness voltages<br />
<br />
Au1100 processors identify with PRId 0x02030201 to 0x02030204. They have a typical TDP between 200 and 400&nbsp;mW. The CPU core runs at 1.22&nbsp;V nominal (1.12-1.32&nbsp;V) and is rated for frequencies between 333 and 500&nbsp;MHz. They shipped in a 17 mm × 17&nbsp;mm × 1.7&nbsp;mm, 399-pin LF-PBGA package with 0.8&nbsp;mm ball pitch.<br />
<br />
=== Au1550 Security Network Processors ===<br />
These processors integrate the following peripherals:<br />
* 16/32-bit SDR/DDR SDRAM controller<br />
* 32-bit static bus controller<br />
* PCI 2.2 controller, 32-bit bus, 33 or 66&nbsp;MHz<br />
* USB 1.1 ({{abbr|OHCI}}) host controller, USB 1.1 device controller with OTG support<br />
** Two USB host ports and one device port (co-opting a host port in OTG mode)<br />
* Two 10/100 Mbit/s Ethernet MAC controllers<br />
* Four Programmable Serial Controllers supporting the {{abbr|AC97}}, {{abbr|I2S}}, {{abbr|SPI}}, and {{abbr|SMBus}} protocols<br />
* Three {{abbr|UART}}s<br />
* Up to 43 {{abbr|GPIO}}s<br />
<br />
* Descriptor-based DMA controller<br />
* SafeNet Security Engine<br />
<br />
The SDRAM controller supports 3.3&nbsp;V (standard) and 2.5&nbsp;V (mobile) SDR devices up to SDR-166, and 2.5&nbsp;V DDR devices up to DDR-400. The DRAM to SBUS clock ratio is configurable 1:1 or 1:2, the SBUS to CPU core frequency 1:2, 1:3, or 1:4, so the realizable memory bandwidth again depends on the core frequency and clock ratios. Presumably the 32-bit SBUS has a higher throughput than a 32-bit DRAM bus, but it can certainly not saturate 32-bit ''DDR'' memory running at the same frequency.<br />
<br />
The static bus controller has an interface with 32-bit data and 29-bit address bus and supports SRAM, ROM, NAND Flash, NOR Flash, PCMCIA/CompactFlash devices, and I/O peripherals.<br />
<br />
Au1550 and later processors contain a 16-channel DMA controller which operates on linked lists of transfer descriptors in memory. It supports memory to memory, memory to peripheral, peripheral to memory, and peripheral to peripheral transfers, DMA by GPIO request, 36-bit source and destination addresses with no alignment requirement, scatter/gather and stride transfers, compare and branch descriptors for transfers conditional on I/O registers, and various priority policies.<br />
<br />
The Security Engine accelerates IP packet encryption/decryption in hardware.<br />
* DES, 3DES, AES, ARC4 encryption algorithms<br />
* MD5, SHA1 hash algorithms<br />
* Supports header/trailer processing, padding, and initialization vector (IV) processing for IPsec packets<br />
* Supports a two-pass hash-then-encrypt implementation of the SSL protocol using either MD5 or SHA1 and 3DES or ARC4 ciphers<br />
* True entropy-based random number generator<br />
<br />
Au1550 processors support the Hibernate mode. They identify with PRId 0x0303xxxx. The typical TDP lies between 400 and 600&nbsp;mW. The CPU core runs at 1.2&nbsp;V nominal (1.1-1.3&nbsp;V) and is rated for frequencies between 333 and 500 MHz. They shipped in a 21&nbsp;mm × 21&nbsp;mm × 1.7&nbsp;mm, 483-pin LF-PBGA package with 0.8&nbsp;mm ball pitch.<br />
<br />
[https://i.ibb.co/Wxq72zz/00204.jpg Photo] of {{alchemy|Au1500-400MBC}} rev. AD, {{alchemy|Au1550-333MBC}} and {{alchemy|Au1500-333MBD}} rev. AA.<br />
<br />
=== Au12xx Processors ===<br />
Members of this series are the '''Au1200 and Au1250 Media Processor''' and the '''Au1210 Navigation Processor''' which integrate the following peripherals:<br />
* 16/32-bit DDR1/DDR2 SDRAM controller<br />
* 16-bit static bus controller<br />
* LCD controller<br />
* Camera Interface Module<br />
* USB 2.0 ({{abbr|EHCI}}) and 1.1 ({{abbr|OHCI}}) host controller, USB 2.0 device controller with OTG support<br />
** One USB host port and one host/device port, each low/fast/high speed capable<br />
* Two [[wikipedia:SD card|Secure Digital]]/{{abbr|SDHC}}/{{abbr|SDIO}}/{{abbr|MMC}} 1.1 controllers<br />
* Two Programmable Serial Controllers supporting the {{abbr|AC97}}, {{abbr|I2S}}, {{abbr|SPI}}, and {{abbr|SMBus}} protocols<br />
* Two {{abbr|UART}}s<br />
* Up to 48 {{abbr|GPIO}}s<br />
* Media Acceleration Engine<br />
* Descriptor-based DMA controller<br />
* AES-128 encryption/decryption in hardware with ECB, CBC, CFB, and OFB block cipher modes (Au1200 and Au1250 only)<br />
<br />
The SDRAM controller supports 2.5&nbsp;V DDR devices up to DDR-400 and 1.8&nbsp;V DDR2 devices up to DDR2-533, with the same clock ratios supported by Au1550 processors. It supports two ranks and can address 512 MiB using four 1-Gbit devices. Since the SBUS bandwidth is insufficient for the LCD and MAE peripherals and the SBUS could not be easily extended, a 64-bit side bus running at the SBUS frequency, the RBUS, was added between the SDRAM controller and those peripherals.<br />
<br />
The static bus controller has an interface with 16-bit data and 15-bit address bus (30-bit address with an external latch) and supports SRAM, ROM, NAND Flash, NOR Flash, PCMCIA/CompactFlash devices, IDE PIO mode, and other I/O peripherals. <br />
<br />
The integrated LCD controller supports panels with a resolution up to 2048 × 2048 pixels.<br />
* TFT: 1/2/4/8-bit mono, 12/16/18/24-bit color<br />
* STN: 4/8-bit mono single-scan, 8-bit color single-scan, 16-bit color dual-scan<br />
* Frame buffer formats:<br />
** 1/2/4/8-bpp pass through/grayscale/palettized<br />
** 16-bpp 6:5:5, 5:6:5, 5:5:6, 5:5:5:1, 4:4:4:0<br />
** 24-bpp 8:8:8:0<br />
** 32-bpp 8:8:8:8 RGBA<br />
* Four overlay windows with double buffering<br />
* Gamma correction, alpha blending, and chroma keying<br />
* 32 × 32 × 2 bpp hardware cursor<br />
<br />
The Camera Interface Module (CIM) has an [[wikipedia:ITU-R BT.656|ITU-R BT.656]] compatible 8/9/10-bit bus running at up to 33 MHz, and supports UYVY and Bayer RGB to planar format conversion.<br />
<br />
The Media Acceleration Engine (MAE) accelerates video decoding in hardware.<br />
* Formats MPEG-1/2/4, DivX-3/4/5, H.263, WMV9, VC-1<br />
* Accelerates inverse quantization, inverse DCT, motion compensation, WMV9 filters<br />
* Hardware colorspace conversion and scaling with 4-tap filter, also for CIM<br />
* Video decode resolution up to<br />
** Wide-CIF 480 × 288 (Au1210)<br />
** D1 720 × 480 NTSC / 720 × 576 PAL (Au1200, Au1250)<br />
<br />
Au12xx processors support the Hibernate mode. Au1200 and Au1250 identify with PRId 0x0403xxxx, Au1210 as 0x0503xxxx. The CPU core of Au1200 processors runs at 1.2&nbsp;V nominal (1.1-1.3&nbsp;V) and is rated for frequencies between 333 and 500&nbsp;MHz. The 400&nbsp;MHz variant has a typical TDP of 400&nbsp;mW.<br />
<br />
The Au1210 core runs at 1.0&nbsp;V nominal (0.95-1.3&nbsp;V, compatible with the 1.2&nbsp;V Au1200 and Au1250 processors), and is rated for frequencies between 333 and 500&nbsp;MHz. The 333&nbsp;MHz variant has a typical TDP of 250 mW.<br />
<br />
The CPU core of Au1250 processors runs at 1.2&nbsp;V nominal (1.1-1.3&nbsp;V) and is rated for frequencies between 400 and 700&nbsp;MHz.<!--Au1250-700MGD is not mentioned in the RMI Au1210/Au1250 Data Book but listed on the NetLogic and Broadcom websites.--> The 600&nbsp;MHz variant has a typical TDP of 500&nbsp;mW.<br />
<br />
The Au12xx processors shipped in a 19&nbsp;mm × 19&nbsp;mm × 1.4&nbsp;mm, 372-pin LF-PBGA package with 0.8&nbsp;mm ball pitch. <br />
<br />
=== Au13xx Media Processors ===<br />
These processors integrate the following peripherals:<br />
* Two independent 16-bit DDR2-667 SDRAM controllers<br />
* 16-bit static bus controller<br />
* LCD controller<br />
* Graphics Processing Engine (Au1350, Au1380 only)<br />
* Enhanced Camera Interface Module<br />
* Enhanced Media Acceleration Engine<br />
* USB 2.0 ({{abbr|EHCI}}) and 1.1 ({{abbr|OHCI}}) host controller, USB 2.0 device controller with OTG support<br />
** One USB host port and one host/device port, each USB 1.1/2.0 compliant<br />
* Three [[wikipedia:SD card|Secure Digital]]/{{abbr|SDHC}}/{{abbr|SDIO}}/{{abbr|MMC}} controllers, one with 8-bit {{abbr|eMMC}} 4.3 support<br />
* Four Programmable Serial Controllers, each supporting the {{abbr|AC97}}, {{abbr|I2S}}, {{abbr|SPI}}, and {{abbr|SMBus}} protocols<br />
* Four {{abbr|UART}}s<br />
* Up to 75 {{abbr|GPIO}}s<br />
* Descriptor-based DMA controller<br />
* AES-128 hardware encryption/decryption (Au1350, Au1380 only)<br />
<br />
The static bus controller seems to be derived from the controller in Au12xx processors and supports ATA-6/UDMA mode 5.<br />
<br />
The Graphics Processing Engine (GPE), an [[ARM]] [[Mali]], supposedly the [[Mali-200]], supports<br />
* 2D graphics acceleration<br />
* 3D graphics acceleration<br />
** OpenGL ES 1.1 and 2.0 and OpenVG 1.1 compatible<br />
** Vertex and Fragment shaders<br />
** 10M polygons per second<br />
** 4× full-screen anti-aliasing with no impact on performance<br />
** Up to 25× FSAA supported<br />
** Alpha blending and texture caching<br />
<br />
The enhanced Media Acceleration Engine (MAE2) accelerates video decoding in hardware.<br />
* Formats MPEG-1/2/4, DivX, H.264, VC-1, JPEG<br />
* Bit Stream Accelerator to speed up bit stream parsing and entropy decoding<br />
* Hardware colorspace conversion and scaling up to WUXGA (1920 × 1200) LCD resolution<br />
* Video decode resolution up to<br />
** D1 720 × 480 NTSC / 720 × 576 PAL (Au1340, Au1350)<br />
** 720p (Au1370, Au1380)<br />
<br />
As with Au12xx processors, the LCD, GPE, CIM, and MAE2 peripherals can access the SDRAM controllers through a pair of RBUSes. Au13xx processors again support the Hibernate mode.<br />
<br />
The Au1340, Au1350, Au1370, and Au1380 CPU core runs at 1.0&nbsp;V nominal. The Au1340 and Au1350 core is rated for frequencies of 533 and 667&nbsp;MHz depending on model, the Au1370 and Au1380 core for 667 and 800&nbsp;MHz. These {{abbr|SoC}}s have a typical TDP of 500&nbsp;mW at 800&nbsp;MHz. The Au13xx models were available in a 537-pin LF-PBGA package, with standard or industrial temperature range as the other members of the Alchemy family, either a 17&nbsp;mm × 17&nbsp;mm package with 0.65&nbsp;mm ball pitch, or a 21&nbsp;mm × 21&nbsp;mm package with 0.8&nbsp;mm ball pitch.<br />
<br />
[[:File:Au1300 pinmap.svg|Au13xx Pin Map]]<br />
<!--<br />
BOOT[0],D8,GPIO[22]/U0CTS#,C22,RNB,T1,VSS,J14<br />
BOOT[1],A5,GPIO[23]/U0RTS#,C23,ROE#,Y3,VSS,J15<br />
BOOT[2],A6,GPIO[24]/U0DTR#,D20,RWE#,AC1,VSS,J16<br />
BOOT[3],B7,GPIO[25]/U2RXD,D24,SD0_CLK,E5,VSS,J17<br />
CIM_CLK,D10,GPIO[26]/U2TXD,F21,SD0_CMD,D4,VSS,K2<br />
CIM_D[0],A13,GPIO[27]/U3RXD,E21,SD0_DAT0,B1,VSS,K6<br />
CIM_D[1],A12,GPIO[28]/U3TXD,B25,SD0_DAT1,C3,VSS,K9<br />
CIM_D[2],C12,GPIO[29]/LCD_PWM0,C14,SD0_DAT2,C4,VSS,K10<br />
CIM_D[3],D12,GPIO[30]/LCD_PWM1,D14,SD0_DAT3,E6,VSS,K11<br />
CIM_D[4],E12,GPIO[31]/LCD_CLKIN,A22,TCK,C13,VSS,K12<br />
CIM_D[5],A11,GPIO[32]/SD1_DAT0,K4,TC[0],A7,VSS,K13<br />
CIM_D[6],B11,GPIO[33]/SD1_DAT1,K1,TC[1],C9,VSS,K14<br />
CIM_D[7],C11,GPIO[34]/SD1_DAT2,J1,TC[2],A8,VSS,K15<br />
CIM_D[8],E10,GPIO[35]/SD1_DAT3,J2,TC[3],E9,VSS,K16<br />
CIM_D[9],A10,GPIO[36]/SD1_CMD,J3,TDI,E14,VSS,K17<br />
D0_A[0],AB8,GPIO[37]/SD1_CLK,K3,TDO,A14,VSS,K20<br />
D0_A[1],AE5,GPIO[38]/SD2_DAT0,F4,TESTEN[0],B9,VSS,K24<br />
D0_A[2],AE6,GPIO[39]/SD2_DAT1,D2,TESTEN[1],E13,VSS,L9<br />
D0_A[3],AB6,GPIO[40]/SD2_DAT2,C1,TMS,B13,VSS,L10<br />
D0_A[4],AA6,GPIO[41]/SD2_DAT3,E4,TRST#,A15,VSS,L11<br />
D0_A[5],AC6,GPIO[42]/SD2_CMD,C2,U0RXD,E20,VSS,L12<br />
D0_A[6],AA7,GPIO[43]/SD2_CLK,E3,U0TXD,D25,VSS,L13<br />
D0_A[7],AC7,GPIO[44]/PSC0_CLK,M25,USBATEST,N23,VSS,L14<br />
D0_A[8],AE7,GPIO[45]/PSC1_CLK,K25,USBDM,T25,VSS,L15<br />
D0_A[9],AE8,GPIO[46]/PSC0_SYNC0,L21,USBDP,T24,VSS,L16<br />
D0_A[10],AA8,GPIO[47]/PSC0_SYNC1,L23,USBHM,N24,VSS,L17<br />
D0_A[11],AA9,GPIO[48]/PSC0_D0,L24,USBHP,N25,VSS,M2<br />
D0_A[12],AD9,GPIO[49]/PSC0_D1,L25,USBOTGID,U24,VSS,M6<br />
D0_A[13],AE9,GPIO[50]/PSC1_SYNC0,K22,USBVBUS,U25,VSS,M9<br />
D0_BA[0],AC9,GPIO[51]/PSC1_SYNC1,K23,USBVDDI,R20,VSS,M10<br />
D0_BA[1],AC8,GPIO[52]/PSC1_D0,J25,USBVDDI,T21,VSS,M11<br />
D0_BA[2],AD7,GPIO[53]/PSC1_D1,K21,USBVDDX,P22,VSS,M12<br />
D0_CAS#,AB10,GPIO[54]/PSC2_SYNC0,H25,USBVDDX,P23,VSS,M13<br />
D0_CK,AD17,GPIO[55]/PSC2_SYNC1,J23,USBVDDX,R21,VSS,M14<br />
D0_CK#,AE17,GPIO[56]/PSC2_D0,J21,USBVDDX,R22,VSS,M15<br />
D0_CKE,AE10,GPIO[57]/PSC2_D1,H23,USBVDDX,T22,VSS,M16<br />
D0_CS#,AC10,GPIO[58]/PSC3_SYNC0,H21,USBVDDX,T23,VSS,M17<br />
D0_DM[0],AC16,GPIO[58]/U1RTS#,F23,USBVDDX,U22,VSS,M20<br />
D0_DM[1],AC13,GPIO[59]/PSC3_SYNC1,H22,USBVDDX,V21,VSS,M24<br />
D0_DQS[0],AE15,GPIO[60]/PSC3_D0,G23,USBXI,R25,VSS,N9<br />
D0_DQS[0]#,AE14,GPIO[61]/PSC3_D1,G24,USBXO,R24,VSS,N10<br />
D0_DQS[1],AA13,GPIO[62]/PCE[2]#,L2,USB_RKELVIN,P25,VSS,N11<br />
D0_DQS[1]#,AA14,GPIO[63]/PCE[1]#,L3,VDDI,F7,VSS,N12<br />
D0_DQ[0],AC15,GPIO[64]/PIOS16#,M5,VDDI,F9,VSS,N13<br />
D0_DQ[1],AC12,GPIO[65]/PIOR#,M4,VDDI,F11,VSS,N14<br />
D0_DQ[2],AD15,GPIO[66]/PWE#,N2,VDDI,F13,VSS,N15<br />
D0_DQ[3],AB14,GPIO[67]/PWAIT#,N5,VDDI,F15,VSS,N16<br />
D0_DQ[4],AD13,GPIO[68]/PREG#,M1,VDDI,F17,VSS,N17<br />
D0_DQ[5],AE13,GPIO[69]/POE#,M3,VDDI,F19,VSS,P2<br />
D0_DQ[6],AE12,GPIO[70]/PIOW#,N1,VDDI,G6,VSS,P6<br />
D0_DQ[7],AD11,GPIO[71]/CIM_LS,E11,VDDI,G20,VSS,P9<br />
D0_DQ[8],AB16,GPIO[72]/CIM_FS,C10,VDDI,J6,VSS,P10<br />
D0_DQ[9],AA15,GPIO[73]/PSC2_CLK,J24,VDDI,J20,VSS,P11<br />
D0_DQ[10],AA16,GPIO[74]/PSC3_CLK,G25,VDDI,L6,VSS,P12<br />
D0_DQ[11],AE11,HD_CS[0]#,L5,VDDI,L20,VSS,P13<br />
D0_DQ[12],AC11,HD_CS[1]#,L1,VDDI,N6,VSS,P14<br />
D0_DQ[13],AB12,LCD_BIAS,B19,VDDI,N20,VSS,P15<br />
D0_DQ[14],AE16,LCD_D[0],E15,VDDI,R6,VSS,P16<br />
D0_DQ[15],AA12,LCD_D[1],B15,VDDI,U6,VSS,P17<br />
D0_RAS#,AA10,LCD_D[2],A16,VDDI,U20,VSS,P20<br />
D0_WE#,AA11,LCD_D[3],A17,VDDI,W6,VSS,P24<br />
D1_A[0],AA25,LCD_D[4],C15,VDDI,W20,VSS,R9<br />
D1_A[1],W25,LCD_D[5],E16,VDDI,Y7,VSS,R10<br />
D1_A[2],W24,LCD_D[6],A18,VDDI,Y9,VSS,R11<br />
D1_A[3],V25,LCD_D[7],B17,VDDI,Y11,VSS,R12<br />
D1_A[4],U21,LCD_D[8],C16,VDDI,Y13,VSS,R13<br />
D1_A[5],V24,LCD_D[9],D16,VDDI,Y15,VSS,R14<br />
D1_A[6],V23,LCD_D[10],E17,VDDI,Y17,VSS,R15<br />
D1_A[7],V22,LCD_D[11],A19,VDDI,Y19,VSS,R16<br />
D1_A[8],Y23,LCD_D[12],B21,VDDX,D3,VSS,R17<br />
D1_A[9],AB25,LCD_D[13],A23,VDDX,D5,VSS,R23<br />
D1_A[10],W23,LCD_D[14],C18,VDDX,D7,VSS,T2<br />
D1_A[11],W21,LCD_D[15],E18,VDDX,D9,VSS,T6<br />
D1_A[12],AA23,LCD_D[16],D18,VDDX,D11,VSS,T9<br />
D1_A[13],AC25,LCD_D[17],A24,VDDX,D13,VSS,T10<br />
D1_BA[0],Y22,LCD_D[18],A25,VDDX,D15,VSS,T11<br />
D1_BA[1],AA24,LCD_D[19],C19,VDDX,D17,VSS,T12<br />
D1_BA[2],Y25,LCD_D[20],E19,VDDX,D19,VSS,T13<br />
D1_CAS#,AC24,LCD_D[21],C21,VDDX,D21,VSS,T14<br />
D1_CK,AB22,LCD_D[22],C20,VDDX,D23,VSS,T15<br />
D1_CK#,AC23,LCD_D[23],B23,VDDX,G4,VSS,T16<br />
D1_CKE,AB23,LCD_FCLK,C17,VDDX,G22,VSS,T17<br />
D1_CS#,AD25,LCD_LCLK,A20,VDDX,J4,VSS,T20<br />
D1_DM[0],AC19,LCD_PCLK,A21,VDDX,J22,VSS,U9<br />
D1_DM[1],AB18,NC,A1,VDDX,L4,VSS,U10<br />
D1_DQS[0],AE21,OTP_CS#/FTM_SEL#,P21,VDDX,L22,VSS,U11<br />
D1_DQS[0]#,AE22,OTP_PGM/FTM_DAT,M23,VDDX,N4,VSS,U12<br />
D1_DQS[1],AD21,OTP_SCLK/FTM_CLK,M21,VDDX,N22,VSS,U13<br />
D1_DQS[1]#,AC20,OTP_VDDQ25/FTM_PWR,N21,VDDX,R4,VSS,U14<br />
D1_DQ[0],AE18,OTP_WPROT/FTM_EN#,M22,VDDX,U4,VSS,U15<br />
D1_DQ[1],AE19,PWR_EN,F5,VDDX,W4,VSS,U16<br />
D1_DQ[2],AD19,RAD[0],W2,VDDXOK,AE4,VSS,U17<br />
D1_DQ[3],AB20,RAD[1],T4,VDDY,W22,VSS,U23<br />
D1_DQ[4],AC21,RAD[2],U5,VDDY,AA22,VSS,V2<br />
D1_DQ[5],AE24,RAD[3],Y1,VDDY,AB5,VSS,V6<br />
D1_DQ[6],AD23,RAD[4],W1,VDDY,AB7,VSS,V20<br />
D1_DQ[7],AC18,RAD[5],T3,VDDY,AB9,VSS,Y2<br />
D1_DQ[8],AC17,RAD[6],U2,VDDY,AB11,VSS,Y6<br />
D1_DQ[9],AA17,RAD[7],U3,VDDY,AB13,VSS,Y8<br />
D1_DQ[10],AC22,RAD[8],T5,VDDY,AB15,VSS,Y10<br />
D1_DQ[11],AE25,RAD[9],V1,VDDY,AB17,VSS,Y12<br />
D1_DQ[12],AA18,RAD[10],R2,VDDY,AB19,VSS,Y14<br />
D1_DQ[13],AE23,RAD[11],P4,VDDY,AB21,VSS,Y16<br />
D1_DQ[14],AA19,RAD[12],R5,VDDY,AD24,VSS,Y18<br />
D1_DQ[15],AE20,RAD[13],R3,VSS,B2,VSS,Y20<br />
D1_RAS#,Y21,RAD[14],U1,VSS,B4,VSS,Y24<br />
D1_WE#,AA21,RALE,AB1,VSS,B6,VSS,AB2<br />
DDRIVE_PADHI,AD5,RBE[0]#,V3,VSS,B8,VSS,AB24<br />
DDRIVE_PADLO,AC5,RBE[1]#,AA1,VSS,B10,VSS,AD2<br />
D_VREF,AA20,RCLE,AA2,VSS,B12,VSS,AD4<br />
D_VREF,AC14,RCLK,V4,VSS,B14,VSS,AD6<br />
EWAIT#,P3,RCS[0]#,R1,VSS,B16,VSS,AD8<br />
FTM,A9,RCS[1]#,N3,VSS,B18,VSS,AD10<br />
FWTOY#,J5,RCS[2]#,P5,VSS,B20,VSS,AD12<br />
GPIO[0]/SLEEPWAKE[0],E7,RCS[3]#,P1,VSS,B22,VSS,AD14<br />
GPIO[1]/SLEEPWAKE[1],C6,RDMACK#,V5,VSS,B24,VSS,AD16<br />
GPIO[2]/SLEEPWAKE[2],E8,RDMARQ,W3,VSS,F2,VSS,AD18<br />
GPIO[3]/SLEEPWAKE[3],B5,RD[0],AA5,VSS,F6,VSS,AD20<br />
GPIO[4]/EXTCLK0,A4,RD[1],AB4,VSS,F8,VSS,AD22<br />
GPIO[5]/EXTCLK1,C7,RD[2],Y5,VSS,F10,WAKE#,K5<br />
GPIO[6]/SD0_DAT4,D6,RD[3],AA4,VSS,F12,XAGND12,F3<br />
GPIO[7]/SD0_DAT5,A2,RD[4],AE2,VSS,F14,XAGND32,F1<br />
GPIO[8]/SD0_DAT6,C5,RD[5],Y4,VSS,F16,XAGNDAUXPLL,G3<br />
GPIO[9]/SD0_DAT7,A3,RD[6],W5,VSS,F18,XAGNDCPUPLL,H5<br />
GPIO[10],B3,RD[7],AC2,VSS,F20,XPWR12,D1<br />
GPIO[11]/U1RI#,G21,RD[8],AC4,VSS,F24,XPWR32,H1<br />
GPIO[12]/U1DCD#,F25,RD[9],AE3,VSS,H2,XPWRAUXPLL,G5<br />
GPIO[13]/U1DSR#,C25,RD[10],AD3,VSS,H6,XPWRCPUPLL,H4<br />
GPIO[14]/U1CTS#,D22,RD[11],AC3,VSS,H20,XTI12,E1<br />
GPIO[16]/U1DTR#,E25,RD[12],AB3,VSS,H24,XTI32,G2<br />
GPIO[17]/U1RXD,C24,RD[13],AE1,VSS,J9,XTO12,E2<br />
GPIO[18]/U1TXD,E24,RD[14],AA3,VSS,J10,XTO32,G1<br />
GPIO[19]/U0RI#,E22,RD[15],AD1,VSS,J11<br />
GPIO[20]/U0DCD#,E23,RESETIN#,H3,VSS,J12<br />
GPIO[21]/U0DSR#,F22,RESETOUT#,C8,VSS,J13<br />
--><br />
<br />
== List of Alchemy Processors ==<br />
<!-- NOTE:<br />
This table is generated automatically from the data in the actual articles.<br />
If a microprocessor is missing from the list, an appropriate article for it needs to be<br />
created and tagged accordingly.<br />
Missing a chip? please dump its name here: http://en.wikichip.org/wiki/WikiChip:wanted_chips<br />
--><br />
{{comp table start}}<br />
<table class="comptable sortable"><br />
{{comp table header|cols|Process|Core Frequ.|V<sub>core</sub>|SDRAM|T<sub>case min</sub>|T<sub>case max</sub>|{{abbr|TDP}} typ.|TDP max.|Rel. price (10k)}}<br />
{{#ask: [[instance of::microprocessor]] [[microarchitecture::Au1]]<br />
|?full page name<br />
|?model number<br />
|?process<br />
|?base frequency#MHz<br />
|?core voltage#V<br />
|?supported memory type<br />
|?min case temperature#°C |?max case temperature#°C<br />
|?tdp (typical)#mW |?tdp#mW<br />
|?release price (tray)<br />
|sort=model number<br />
|format=template<br />
|template=proc table 3<br />
|userparam=11<br />
|mainlabel=-<br />
}}<br />
{{comp table count|ask=[[instance of::microprocessor]] [[microarchitecture::Au1]]}}<br />
</table><br />
{{comp table end}}<br />
<br />
=== List of Au13xx processors ===<br />
<!-- If you have a copy of the Au13xx Data Book please upload. The data here is from the NetLogic & Broadcom website, a few additional part numbers (not descriptions, they're mismatched) from Mouser. --><br />
{| class="wikitable sortable"<br />
! Model<br />
! Part Number<br />
! Core Frequ.<br />
! {{abbr|GPE|Graphics Processing Engine}}<br />
! Temp. Range<br />
! {{abbr|TDP}}<br />
! Package<ref>LBA537 17×17&nbsp;mm, 0.65&nbsp;mm pitch; LBA537 21×21&nbsp;mm, 0.8&nbsp;mm pitch</ref><br />
! {{abbr|LTB|Last Time Buy}}<br />
|-<br />
| Au1310-533MBD || AU1310-533MBDA2 || 533 MHz || || || || ||<br />
|-<br />
| Au1310-533MTD || AU1310-533MTDA2 || 533 MHz || || Commercial || || ||<br />
|-<br />
| Au1310-667MBD || AU1310-667MBDA2 || 667 MHz || {{tchk|no}} || Commercial || || 21×21&nbsp;mm ||<br />
|-<br />
| Au1320-667MTJ || AU1320-667MTJA2 || 667 MHz || {{tchk|yes}} || Industrial || || 21×21&nbsp;mm Therm Enh ||<br />
|-<br />
| Au1340-533MBD || AU1340-533MBDA2 || 533 MHz || {{tchk|no}} || || || ||<br />
|-<br />
| Au1340-667MBD || AU1340-667MBDA2 || 667 MHz || {{tchk|no}} || Commercial || || 21×21&nbsp;mm ||<br />
|-<br />
| Au1340-667MBJ || || 667 MHz || {{tchk|no}} || || || ||<br />
|-<br />
| Au1340-667MTD || AU1340-667MTDA2 || 667 MHz || {{tchk|no}} || Commercial || || ||<br />
|-<br />
| Au1340-667MTJ || AU1340-667MTJA2 || 667 MHz || {{tchk|no}} || Industrial || ||<br />
| 2017-12<ref name="eol17">Broadcom Product Obsolescence Notification EOL-CCX-42972-146-0, August 25, 2017</ref><br />
|-<br />
| Au1350-533MBD || AU1350-533MBDA2 || 533 MHz || {{tchk|yes}} || || || ||<br />
|-<br />
| Au1350-667MBD || AU1350-667MBDA2 || 667 MHz || {{tchk|yes}} || || || ||<br />
|-<br />
| Au1350-667MBJ || AU1350-667MBJA2 || 667 MHz || {{tchk|yes}} || Industrial || || 21×21&nbsp;mm || 2017-12<ref name="eol17"/><br />
|-<br />
| Au1350-667MTD || AU1350-667MTDA2 || 667 MHz || {{tchk|yes}} || Commercial || || 21×21&nbsp;mm Therm Enh ||<br />
|-<br />
| Au1354-800MTD || AU1354-800MTDA2 || 800 MHz || || Commercial || || ||<br />
|-<br />
| Au1354-800MTX || AU1354-800MTXA2 || 800 MHz || || Extended || || ||<br />
|-<br />
| Au1370-667MBJ || AU1370-667MBJA2 || 667 MHz || {{tchk|no}} || Industrial || || 21×21&nbsp;mm ||<br />
|-<br />
| Au1370-667MHD || AU1370-667MHDA2 || 667 MHz || {{tchk|no}} || Commercial || || 17×17&nbsp;mm ||<br />
|-<br />
| Au1370-800MBD || AU1370-800MBDA2 || 800 MHz || {{tchk|no}} || || || ||<br />
|-<br />
| Au1370-800MTD || AU1370-800MTDA2 || 800 MHz || {{tchk|no}} || Commercial || || ||<br />
|-<br />
| Au1370-1000MFD || AU1370-1000MFDA2 || || {{tchk|no}} || || || ||<br />
|-<br />
| Au1374-800MBD || AU1374-800MBDA2 || 800 MHz || || || || ||<br />
|-<br />
| Au1374-800MTD || AU1374-800MTDA2 || 800 MHz || || Commercial || || ||<br />
|-<br />
| Au1380-667MBD || AU1380-667MBDA2 || 667 MHz || {{tchk|yes}} || || || 21×21&nbsp;mm ||<br />
|-<br />
| Au1380-667MTD || AU1380-667MTDA2 || 667 MHz || {{tchk|yes}} || Commercial || || 21×21&nbsp;mm Therm Enh ||<br />
|-<br />
| Au1380-800MBD || AU1380-800MBDA2 || 800 MHz || {{tchk|yes}} || Commercial || || 21×21&nbsp;mm ||<br />
|-<br />
| Au1380-800MFD || AU1380-800MFDA2 || 800 MHz || {{tchk|yes}} || Commercial || || ||<br />
|-<br />
| Au1380-1000MFD || AU1380-1000MFDA2 || 1000 MHz || {{tchk|yes}} || Commercial || || ||<br />
|-<br />
| Au1384-800MBD || AU1384-800MBDA2 || 800 MHz || || || || ||<br />
|-<br />
| Au1384-800MBJ || AU1384-800MBJA2 || 800 MHz || || || || ||<br />
|-<br />
| Au1384-800MFJ || AU1384-800MFJA2 || 800 MHz || || Industrial || || || 2017-12<ref name="eol17"/><br />
|-<br />
| Au1384-800MTD || AU1384-800MTDA2 || 800 MHz || || Commercial || || ||<br />
|-<br />
| Au1384-800MTX || AU1384-800MTXA2 || || || || || 21×21&nbsp;mm PBGA+HS ||<br />
|}<br />
<references/><br />
<br />
== Bibliography ==<br />
* {{cite techdoc|title=AMD Alchemy™ Au1000™ Processor Data Book|url=https://web.archive.org/web/20061015230659id_/http://www.razamicroelectronics.com/pub_assets/30360D_au1000_databook.pdf|publ=AMD|pid=30360|rev=D|date=2005-09}}<br />
* {{cite techdoc|title=AMD Alchemy™ Au1100™ Processor Data Book|url=https://web.archive.org/web/20061020095828id_/http://www.amd.com:80/files/connectivitysolutions/aufamily/au1100/30362D_au1100_databook.pdf|publ=AMD|pid=30362|rev=D|date=2006-04}}<br />
* {{cite techdoc|title=AMD Alchemy™ Au1200™ Processor Data Book|url=https://web.archive.org/web/20061015230051id_/http://www.razamicroelectronics.com/pub_assets/32798e_Au1200_ds.pdf|publ=AMD|pid=32798|rev=E|date=2006-02}}<br />
* {{cite techdoc|authors=Eno, Jim|title=White Paper: AMD Alchemy™ Au1200™ Processor System Architecture|url=https://web.archive.org/web/20051223152802id_/http://www.amd.com:80/files/connectivitysolutions/aufamily/au1200/32785a_au1200sysarch_wpaper.pdf|publ=AMD|pid=32785|rev=A|date=2005}}<br />
* {{cite techdoc|title=RMI Alchemy™ Au1210™ Navigation Processor and Au1250™ Media Processor Data Book|file=RMI-Au1210-Au1250-DB.pdf|publ=RMI Corp.|rev=A|date=2007-04}}<br />
* {{cite techdoc|title=Product Brief: RMI Alchemy™ Au1300™ Media Processor Series|file=RMI-Au1300-PB.pdf|publ=RMI Corp.|rev=A|date=2008-12}}<br />
* [https://web.archive.org/web/20101213050823/http://www.netlogicmicro.com/Products/ProductBriefs/Alchemy/ULPP%20Guide.htm "NetLogic Microsystems Low-Power Embedded Processors Solution and Product Selection Guide"], netlogicmicro.com, archived December 13, 2010<br />
* {{cite techdoc|title=AMD Alchemy™ Au1500™ Processor Data Book|url=https://web.archive.org/web/20061015230435id_/http://www.razamicroelectronics.com/pub_assets/30361D_au1500_db.pdf|publ=AMD|pid=30361|rev=D|date=2006-03}}<br />
* {{cite techdoc|title=AMD Alchemy™ Au1550™ Security Network Processor Data Book|url=https://web.archive.org/web/20060708150440id_/http://www.amd.com:80/files/connectivitysolutions/aufamily/au1550/30283D_Au1550_db.pdf|publ=AMD|pid=30283|rev=D|date=2006-05}}<br />
<br />
Alchemy Semiconductor publications:<br />
* {{cite techdoc|authors=Hoeppner, Greg|title=Au1000 Internet Edge Processor|file=Au1000 Internet Edge Processor presentation.ppt|publ=Embedded Processor Forum 2000|date=2000-06-13}}<br />
* {{cite techdoc|authors=Plummer, Suzanne|title=The Au1000™ Internet Edge Processor: A High Performance, Low Power SOC|url=https://hc12.hotchips.org|publ=Hot Chips 12|date=2000-08-13}}<br />
* {{cite techdoc|title=Product Brief: The Alchemy Au1000™ Internet Edge Processor|file=Alchemy-Au1000-PB.pdf|publ=Alchemy|date=2000}}<br />
* {{cite techdoc|title=Product Brief: The Alchemy Au1500™ Internet Edge Processor|file=Alchemy-Au1500-PB.pdf|publ=Alchemy|date=2001}}<br />
* [https://web.archive.org/web/20000816094552/http://www.alchemysemi.com:80/ http://www.alchemysemi.com] (archived)<br />
<br />
AMD publications:<br />
* See [[amd/List of AMD publications|List of AMD publications]]<br />
* [http://web.archive.org/web/20060203023239/http://www.amd.com/us-en/ConnectivitySolutions/ProductInformation/0,,50_2330_6625,00.html "AMD Alchemy™ Solutions Processor Family"], AMD.com, archived February 3, 2006<br />
<br />
RMI publications:<br />
* [https://web.archive.org/web/20040210003336/http://www.razamicroelectronics.com:80/ http://www.razamicroelectronics.com] (archived)<br />
* [https://web.archive.org/web/20080210001717/http://www.rmicorp.com:80/ http://www.rmicorp.com] (archived)<br />
<br />
NetLogic publications:<br />
* [https://web.archive.org/web/20101214233835/http://www.netlogicmicro.com:80/Products/Alchemy/index.asp "Ultra Low-Power Embedded Processor Family"], netlogicmicro.com, archived December 14, 2010<br />
<br />
== See also ==<br />
* [[DEC]] {{decc|StrongARM}}<br />
* [[Intel]] {{intel|XScale}}</div>QuietRub