From WikiChip
50 µm lithography process
Revision as of 03:22, 26 April 2016 by Inject (talk | contribs)

The 50 µm lithography process was the semiconductor process technology used by early semiconductor companies during the mid 1960s. 50 µm was roughly the pitch between the centers of two smallest-sized transistors. The typical wafer size for this process at companies such as Fairchild was 0.875 inch (22 mm). The standard transistor packages those years were the TO-5 and TO-18 (Transistor Outline) metal-can packages.


Text document with shapes.svg This article is still a stub and needs your attention. You can help improve this article by editing this page and adding the missing information.