From WikiChip
Difference between revisions of "20 µm lithography process"

Line 1: Line 1:
 
{{lithography processes}}
 
{{lithography processes}}
The '''20 µm lithography process''' was the [[semiconductor process]] technology used by the major semiconductor companies during the years of 1963 and 1967. 20 µm was roughly the pitch between the centers of two smallest-sized transistors. The typical [[wafer]] size for this process at companies such as [[Fairchild]] was 0.875 inch (19 mm). The standard transistor packages those years were the [[TO-5]] and [[TO-18]] (Transistor Outline) metal-can packages.
+
The '''20 µm lithography process''' was the [[semiconductor process]] technology used by the major semiconductor companies during the years of 1963 and 1967. 20 µm was roughly the pitch between the centers of two smallest-sized transistors. The typical [[wafer]] size for this process at companies such as [[Fairchild]] was 0.875 inch (22 mm). The standard transistor packages those years were the [[TO-5]] and [[TO-18]] (Transistor Outline) metal-can packages.
  
  

Revision as of 18:33, 13 April 2016

The 20 µm lithography process was the semiconductor process technology used by the major semiconductor companies during the years of 1963 and 1967. 20 µm was roughly the pitch between the centers of two smallest-sized transistors. The typical wafer size for this process at companies such as Fairchild was 0.875 inch (22 mm). The standard transistor packages those years were the TO-5 and TO-18 (Transistor Outline) metal-can packages.


Text document with shapes.svg This article is still a stub and needs your attention. You can help improve this article by editing this page and adding the missing information.