From WikiChip
Difference between revisions of "130 nm lithography process"

(130 nm Microprocessors)
(26 intermediate revisions by 4 users not shown)
Line 1: Line 1:
 
{{lithography processes}}
 
{{lithography processes}}
The '''130 nm lithography process''' is a [[technology node|full node]] semiconductor manufacturing process following the [[150 nm lithography process|150 nm process]] stopgap. Commercial [[integrated circuit]] manufacturing using 130 nm process began in 2001. This technology was replaced by with [[110 nm lithography process|110 nm process]] (HN) in 2003 and [[90 nm lithography process|90 nm process]] (FN) in 2004.
+
The '''130 nanometer (130 nm) lithography process''' is a [[technology node|full node]] semiconductor manufacturing process following the [[150 nm lithography process|150 nm process]] stopgap. Commercial [[integrated circuit]] manufacturing using 130 nm process began in 2001. This technology was replaced by with [[110 nm lithography process|110 nm process]] (HN) in 2003 and [[90 nm lithography process|90 nm process]] (FN) in 2004.
  
 
== Industry ==
 
== Industry ==
 
{{scrolling table/top|style=text-align: right; | first=Fab
 
{{scrolling table/top|style=text-align: right; | first=Fab
 +
|Process Name
 +
|1st Production
 
  |Type
 
  |Type
 +
|Metal Layers
 
  | 
 
  | 
 
  |Contacted Gate Pitch
 
  |Contacted Gate Pitch
Line 12: Line 15:
 
{{scrolling table/mid}}
 
{{scrolling table/mid}}
 
|-
 
|-
! colspan="2" | [[Intel]] !! colspan="2" | [[TSMC]] !! colspan="2" | [[Samsung]] !! colspan="2" | [[Fujitsu]] !! colspan="2" | [[IBM]]
+
! colspan="2" | [[Intel]] !! colspan="2" | [[TSMC]] !! colspan="2" | [[Samsung]] !! colspan="2" | [[Fujitsu]] !! colspan="2" | [[IBM]] / [[Infineon]] / [[UMC]] !! colspan="2" | [[Motorola]] !! colspan="2" | [[AMD]] !! colspan="2" | [[NEC]] !! colspan="2" | [[NEC]] !! colspan="2" | [[TI]] !! colspan="2" | [[TI]]
 +
|- style="text-align: center;"
 +
| colspan="2" | P860 || colspan="2" |  || colspan="2" | || colspan="2" | CS-91 || colspan="2" | CMOS 9S || colspan="2" | HiPerMOS 7 || colspan="2" |  || colspan="2" |  || colspan="2" |  || colspan="2" |  || colspan="2" |
 +
|- style="text-align: center;"
 +
| colspan="2" | 2001 || colspan="2" | 2001 || colspan="2" | 2001 || colspan="2" | 2002 || colspan="2" | 2001 || colspan="2" | 2001 || colspan="2" | 2002 || colspan="2" | 2001 || colspan="2" | 2001 || colspan="2" | 2001 || colspan="2" |
 +
|- style="text-align: center;"
 +
| colspan="8" | Bulk || colspan="4" | PDSOI || colspan="10" | Bulk
 +
|- style="text-align: center;"
 +
| colspan="2" | 6 || colspan="2" |  || colspan="2" |  || colspan="2" |  || colspan="2" | 8 || colspan="2" | 8 || colspan="2" |  || colspan="2" | 5 || colspan="2" | 7 || colspan="2" | 6 || colspan="2" | 7
 
|-
 
|-
| colspan="8" | Bulk || colspan="2" | PDSOI
+
! Value !! [[180 nm]] Δ !! Value !! [[180 nm]] Δ !! Value !! [[180 nm]] Δ !! Value !! [[180 nm]] Δ !! Value !! [[180 nm]] Δ !! Value !! [[180 nm]] Δ !! Value !! [[180 nm]] Δ !! Value !! [[180 nm]] Δ !! Value !! [[180 nm]] Δ !! Value !! [[180 nm]] Δ !! Value !! [[180 nm]] Δ
 
|-
 
|-
! Value !! [[180 nm]] Δ !! Value !! [[180 nm]] Δ !! Value !! [[180 nm]] Δ !! Value !! [[180 nm]] Δ !! Value !! [[180 nm]] Δ
+
| 319 nm || 0.66x || 310 nm || ?x || 350 nm || ?x || ? nm || ?x || 350 nm || ?x || ?nm || ?x || ?nm || ?x || ?nm || ?x || ?nm || ?x || ?nm || ?x || ?nm || ?x
 
|-
 
|-
| 319 nm || 0.66x || 310 nm || ?x || 350 nm || ?x || ? nm || ?x || 350 nm || ?x
+
| 345 nm || 0.69x || 340 nm || ?x || 350 nm || ?x || ? nm || ?x || 320 nm || ?x || ?nm || ?x || ?nm || ?x || ?nm || ?x || ?nm || ?x || ?nm || ?x || ?nm || ?x
 
|-
 
|-
| 345 nm || 0.69x || 340 nm || ?x || 350 nm || ?x || ? nm || ?x || ? nm || ?x
+
| 2.0 µm<sup>2</sup> || 0.36x || 2.14 µm<sup>2</sup> || 0.46x || ? µm<sup>2</sup> || ?x || 1.98 µm<sup>2</sup> || 0.47x || 1.8 µm<sup>2</sup> || ?x || ? µm<sup>2</sup> || ?x || ? µm<sup>2</sup> || ?x || ? µm<sup>2</sup> || ?x || ? µm<sup>2</sup> || ?x || ? µm<sup>2</sup> || ?x || ? µm<sup>2</sup> || ?x  
|-
 
| 2.0 µm<sup>2</sup> || 0.36x || ? µm<sup>2</sup> || ?x || ? µm<sup>2</sup> || ?x || 1.98 µm<sup>2</sup> || 0.47x || 1.8 µm<sup>2</sup> || ?x
 
 
{{scrolling table/end}}
 
{{scrolling table/end}}
 
=== Design Rules ===
 
=== Design Rules ===
Line 49: Line 58:
  
 
== 130 nm Microprocessors==
 
== 130 nm Microprocessors==
 +
* Ambric
 +
** {{ambric|Am2000}}
 +
* AMD
 +
** {{amd|Athlon 64}}
 +
** {{amd|Athlon MP}}
 +
** {{amd|Athlon XP}}
 +
** {{amd|Athlon XP-M}}
 +
** {{amd|Geode NX}}
 +
** {{amd|FX}}
 +
** {{amd|Opteron}}
 +
* Cavium
 +
** {{cavium|OCTEON}}
 +
* HAL (Fujitsu)
 +
** {{hal|SPARC64 V}}
 +
* IBM
 +
** {{ibm|Power4+}}
 +
** {{ibm|Power5}}
 +
* Intel
 +
** {{intel|Pentium III}}
 +
** {{intel|Pentium III-M}}
 +
** {{intel|Pentium M}}
 +
** {{intel|Pentium 4 Extreme Edition}}
 +
* Intrinsity
 +
** {{intrinsity|FastMATH}}
 +
* Qualcomm
 +
** {{qualcomm|MSM6xxx}}
 +
* SGI
 +
** {{sgi|R14000}}
 +
** {{sgi|R14000A}}
 +
* Sun
 +
** {{sun|UltraSPARC IIi}}
 +
** {{sun|UltraSPARC III Cu}}
 +
** {{sun|UltraSPARC IIIi}}
 +
 +
* NUDT
 +
** {{nudt|FT-64}}
 +
{{expand list}}
 +
 +
== 130 nm programmable logic devices ==
 +
* MathStar
 +
** {{mathstar|Builder}}
 
{{expand list}}
 
{{expand list}}
  
 
== 130 nm Microarchitectures ==
 
== 130 nm Microarchitectures ==
 +
* AMD
 +
** {{amd|K8|l=arch}}
 +
* ARM
 +
** {{armh|ARM7|l=arch}}
 
{{expand list}}
 
{{expand list}}

Revision as of 16:22, 2 January 2017

The 130 nanometer (130 nm) lithography process is a full node semiconductor manufacturing process following the 150 nm process stopgap. Commercial integrated circuit manufacturing using 130 nm process began in 2001. This technology was replaced by with 110 nm process (HN) in 2003 and 90 nm process (FN) in 2004.

Industry

Fab
Process Name​
1st Production​
Type​
Metal Layers​
 ​
Contacted Gate Pitch​
Interconnect Pitch (M1P)​
SRAM bit cell
Intel TSMC Samsung Fujitsu IBM / Infineon / UMC Motorola AMD NEC NEC TI TI
P860 CS-91 CMOS 9S HiPerMOS 7
2001 2001 2001 2002 2001 2001 2002 2001 2001 2001
Bulk PDSOI Bulk
6 8 8 5 7 6 7
Value 180 nm Δ Value 180 nm Δ Value 180 nm Δ Value 180 nm Δ Value 180 nm Δ Value 180 nm Δ Value 180 nm Δ Value 180 nm Δ Value 180 nm Δ Value 180 nm Δ Value 180 nm Δ
319 nm 0.66x 310 nm  ?x 350 nm  ?x  ? nm  ?x 350 nm  ?x  ?nm  ?x  ?nm  ?x  ?nm  ?x  ?nm  ?x  ?nm  ?x  ?nm  ?x
345 nm 0.69x 340 nm  ?x 350 nm  ?x  ? nm  ?x 320 nm  ?x  ?nm  ?x  ?nm  ?x  ?nm  ?x  ?nm  ?x  ?nm  ?x  ?nm  ?x
2.0 µm2 0.36x 2.14 µm2 0.46x  ? µm2  ?x 1.98 µm2 0.47x 1.8 µm2  ?x  ? µm2  ?x  ? µm2  ?x  ? µm2  ?x  ? µm2  ?x  ? µm2  ?x  ? µm2  ?x

Design Rules

130 nm Microprocessors

This list is incomplete; you can help by expanding it.

130 nm programmable logic devices

This list is incomplete; you can help by expanding it.

130 nm Microarchitectures

This list is incomplete; you can help by expanding it.