From WikiChip
Difference between revisions of "WikiChip:sandbox"
(→comptable) |
(→comptable) |
||
Line 90: | Line 90: | ||
== comptable == | == comptable == | ||
<timeline> | <timeline> | ||
− | ImageSize = width:1000 height: | + | ImageSize = width:1000 height:400 |
− | PlotArea = left: | + | PlotArea = left:150 right:10 top:10 bottom:25 #left:0 right:0 bottom:20 top:0 |
DateFormat = mm/dd/yyyy | DateFormat = mm/dd/yyyy | ||
Line 114: | Line 114: | ||
id:c_core1 value:rgb(0.47,0.83,0.91) | id:c_core1 value:rgb(0.47,0.83,0.91) | ||
id:c_core2 value:rgb(0.97,0.90,0.72) | id:c_core2 value:rgb(0.97,0.90,0.72) | ||
− | id:c_core3 value:rgb(0. | + | id:c_core3 value:rgb(0.68,1,0.91) |
− | id:c_core4 value:rgb(0. | + | id:c_core4 value:rgb(0.98,0.73,0.87) |
− | id:c_core5 value:rgb(0. | + | id:c_core5 value:rgb(0.78,0.82,0.96) |
− | id:c_core6 value:rgb(0. | + | id:c_core6 value:rgb(0.84,0.97,0.96) |
− | id:c_core7 value:rgb(0. | + | id:c_core7 value:rgb(0.95,0.83,1) |
− | id:c_core8 value:rgb(0. | + | id:c_core8 value:rgb(0.89,0.95,0.87) |
id:c_core9 value:rgb(0.78,0.93,1) | id:c_core9 value:rgb(0.78,0.93,1) | ||
Line 160: | Line 160: | ||
color:c_core2 | color:c_core2 | ||
bar:core2 | bar:core2 | ||
− | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake | + | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake U" |
− | anchor:from from:11/20/2016 till:11/09/2017 text:" | + | anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake U" |
+ | anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake U" | ||
color:c_core3 | color:c_core3 | ||
bar:core3 | bar:core3 | ||
− | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake | + | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake H" |
− | anchor:from from:11/20/2016 till:11/09/2017 text:" | + | anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake H" |
+ | anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake H" | ||
color:c_core4 | color:c_core4 | ||
bar:core4 | bar:core4 | ||
− | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake | + | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake S" |
− | anchor:from from:11/20/2016 till:11/09/2017 text:" | + | anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake S" |
+ | anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake S" | ||
color:c_core5 | color:c_core5 | ||
bar:core5 | bar:core5 | ||
− | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake | + | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake DT" |
− | anchor:from from:11/20/2016 till:11/09/2017 text:" | + | anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake DT" |
+ | anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake DT" | ||
color:c_core6 | color:c_core6 | ||
bar:core6 | bar:core6 | ||
− | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake | + | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake X" |
− | anchor:from from:11/20/2016 till:11/09/2017 text:" | + | anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake X" |
+ | anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake X" | ||
color:c_core7 | color:c_core7 | ||
bar:core7 | bar:core7 | ||
− | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake | + | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake E" |
− | anchor:from from:11/20/2016 till:11/09/2017 text:" | + | anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake E" |
+ | anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake E" | ||
color:c_core8 | color:c_core8 | ||
bar:core8 | bar:core8 | ||
− | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake | + | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake EP" |
− | anchor:from from:11/20/2016 till:11/09/2017 text:" | + | anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake EP" |
+ | anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake EP" | ||
color:c_core9 | color:c_core9 | ||
bar:core9 | bar:core9 | ||
− | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake | + | anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake EX" |
− | anchor:from from:11/20/2016 till:11/09/2017 text:" | + | anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake EX" |
+ | anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake EX" | ||
</timeline> | </timeline> | ||
Revision as of 01:18, 13 May 2017
Welcome to this sandbox page. Sandbox pages provide space to experiment with the process of editing.
ssssssssssss | ||||||||
DATA BUS I/O | D0 | 01 | 16 | CM-RAM0 | X | |||
D1 | 02 | 15 | CM-RAM1 | X | ||||
D2 | 03 | 14 | CM-RAM2 | X | ||||
D3 | 04 | 13 | CM-RAM3 | X | ||||
Vss | 05 | 12 | Vdd | X | ||||
CLOCK PHASE 1/2 | Ø1 | 06 | 11 | CM-ROM | X | |||
Ø2 | 07 | 10 | TEST | X | ||||
SYNC | 08 | 09 | RESET | X | ||||
1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
Cache Info Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. [Edit Values]The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes. | ||||||||||||
L1$ | 128 KiB |
| ||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|
L2$ | 128 KiB |
| ||||||||||
L3$ | 128 KiB |
| ||||||||||
L4$ | 128 KiB |
| ||||||||||
Off-package cache support | ||||||||||||
Mobo | 512 KiB |
|
wireless test
mpu
AMD-X5-133ADW | |
General Info | |
Designer | AMD |
---|---|
Manufacturer | AMD |
Model Number | AMD-X5-133ADW |
Part Number | AMD-X5-133ADW, AMD-X5-133ADW, AMD-X5-133ADW |
Market | Desktop |
Market | Desktop |
comptable
Tabl test
Microarchitecture template
Microarchitectures | ||
Paradigms | ||
Single-Cycle | Multi-Cycle | Pipelining |
Superpipelining | Superscalar | OOoE |
Pipeline | ||
Prefetching (instruction prefetch) | ||
Fetching (instruction fetch) | ||
Decoding (instruction decode) | ||
micro-operation | macro-operation | internal operation |
µOP cache | µOP fusion | |
Out-of-Order | ||
OOoE | Speculative | Flushing |
Components |