From WikiChip
Difference between revisions of "cavium/octeon/cn3010-500bg525-scp"
(Created page with "{{cavium title|CN3010-500 SCP}} {{mpu | name = Cavium CN3010-500 SCP | no image = | image = cn3005-15.png | image size = | c...") |
|||
Line 89: | Line 89: | ||
| socket 0 type = | | socket 0 type = | ||
}} | }} | ||
+ | The '''CN3010-500 SCP''' is a {{arch|64}} [[single-core]] [[MIPS]] secure communication [[microprocessor]] (SCP) designed by [[Cavium]] and introduced in early [[2006]]. This processor, which incorporates a single {{cavium|cnMIPS|l=arch}} core, operates at 500 MHz and dissipates 2 Watts. This processors includes a number of hardware security communication accelerators including units for encryption, QoS, and TCP acceleration. This MPU supports up to 2 GiB of DDR2-533 ECC memory. This model includes double as much cache as the {{\\|cn3005-500bg350-scp|CN3005 equivalent}} as well as support for TDM/PCM (VoIP support). |
Revision as of 19:30, 8 December 2016
Template:mpu The CN3010-500 SCP is a 64-bit single-core MIPS secure communication microprocessor (SCP) designed by Cavium and introduced in early 2006. This processor, which incorporates a single cnMIPS core, operates at 500 MHz and dissipates 2 Watts. This processors includes a number of hardware security communication accelerators including units for encryption, QoS, and TCP acceleration. This MPU supports up to 2 GiB of DDR2-533 ECC memory. This model includes double as much cache as the CN3005 equivalent as well as support for TDM/PCM (VoIP support).