From WikiChip
Editing intel/xeon e3/e3-1268l v5
Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.
The edit can be undone.
Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.
This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.
Latest revision | Your text | ||
Line 1: | Line 1: | ||
− | {{intel title|Xeon E3-1268L | + | {{intel title|Xeon E3-1268L V5}} |
− | {{ | + | {{mpu |
− | |name=Xeon E3-1268L | + | | name = Xeon E3-1268L V5 |
− | |image= | + | | no image = Yes |
− | |designer=Intel | + | | image = |
− | |manufacturer=Intel | + | | image size = |
− | |model number=E3-1268L | + | | caption = |
− | |part number=CM8066201937901 | + | | designer = Intel |
− | | | + | | manufacturer = Intel |
− | |market=Embedded | + | | model number = E3-1268L V5 |
− | |first announced=October 19, 2015 | + | | part number = CM8066201937901 |
− | |first launched=October 19, 2015 | + | | part number 2 = |
− | |last order= | + | | market = Embedded |
− | |last shipment= | + | | market 2 = |
− | |release price=$377 | + | | first announced = October 19, 2015 |
− | |family=Xeon E3 | + | | first launched = October 19, 2015 |
− | |series=E3-1200 | + | | last order = |
− | |locked=Yes | + | | last shipment = |
− | |frequency= | + | | release price = $377 |
− | |turbo frequency1= | + | |
− | |turbo frequency2= | + | | family = Xeon E3 |
− | |turbo frequency3= | + | | series = E3-1200 V5 |
− | |turbo frequency4= | + | | locked = Yes |
− | + | | frequency = 2400 MHz | |
− | |bus type=DMI 3.0 | + | | turbo frequency = Yes |
− | |bus | + | | turbo frequency1 = 3400 MHz |
− | |bus rate=8 GT/s | + | | turbo frequency2 = |
− | |clock multiplier=24 | + | | turbo frequency3 = |
− | |cpuid=506E3 | + | | turbo frequency4 = |
− | |isa=x86 | + | | bus type = DMI 3.0 |
− | |isa | + | | bus speed = |
− | |microarch=Skylake | + | | bus rate = 8 GT/s |
− | |platform=Greenlow | + | | clock multiplier = 24 |
− | |chipset= | + | | s-spec = SR2LQ |
− | |core name=Skylake DT | + | | s-spec 2 = |
− | |core family=6 | + | | s-spec es = |
− | |core model= | + | | s-spec qs = |
− | |core stepping=R0 | + | | cpuid = 506E3 |
− | |process=14 nm | + | |
− | |technology=CMOS | + | | isa family = x86 |
− | |die area=122 mm² | + | | isa = x86-64 |
− | |word size=64 bit | + | | microarch = Skylake |
− | |core count=4 | + | | platform = Greenlow |
− | |thread count=8 | + | | chipset = Silver Pass |
− | |max cpus=1 | + | | core name = Skylake DT |
− | |max memory=64 GiB | + | | core family = 6 |
− | |v core | + | | core model = 14 |
− | |v core | + | | core stepping = R0 |
− | |tdp=35 W | + | | process = 14 nm |
− | |tjunc min=0 °C | + | | transistors = |
− | |tjunc max=100 °C | + | | technology = CMOS |
− | |tstorage min=-25 °C | + | | die area = 122 mm² |
− | |tstorage max=125 °C | + | | word size = 64 bit |
− | |package | + | | core count = 4 |
+ | | thread count = 8 | ||
+ | | max cpus = 1 | ||
+ | | max memory = 64 GiB | ||
+ | |||
+ | | electrical = Yes | ||
+ | | v core = | ||
+ | | v core tolerance = | ||
+ | | sdp = | ||
+ | | tdp = 35 W | ||
+ | | tjunc min = 0 °C | ||
+ | | tjunc max = 100 °C | ||
+ | | tcase min = | ||
+ | | tcase max = | ||
+ | | tstorage min = -25 °C | ||
+ | | tstorage max = 125 °C | ||
+ | | tambient min = | ||
+ | | tambient max = | ||
+ | |||
+ | | packaging = Yes | ||
+ | | package = FCLGA1151 | ||
+ | | package type = FCLGA | ||
+ | | package size = 37.5mm x 37.5mm | ||
+ | | socket = LGA1151 | ||
+ | | socket type = LGA | ||
}} | }} | ||
− | '''Xeon E3-1268L | + | '''Xeon E3-1268L V5''' is an entry-level server and workstation {{arch|64}} [[quad-core]] [[x86]] microprocessor introduced by [[Intel]] in October 2015. This {{intel|Skylake}}-based chip operates at 2.4 GHz with turbo boost of 3.4 GHz. The E3-1268L V5 is an ultra low power chip with a TDP of 35 Watts and supports up to 64 GB of dual-channel DDR3/4. This MPU has the {{intel|HD Graphics P530}} [[integrated graphics processor|IGP]] underclocked to 350 MHz. |
== Cache == | == Cache == | ||
Line 73: | Line 97: | ||
|l3 cache=8 MiB | |l3 cache=8 MiB | ||
|l3 break=4x2 MiB | |l3 break=4x2 MiB | ||
+ | |l3 desc=16-way set associative | ||
|l3 policy=write-back | |l3 policy=write-back | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
}} | }} | ||
== Graphics == | == Graphics == | ||
− | {{integrated | + | {{integrated graphic |
− | | gpu = HD Graphics P530 | + | | gpu = Intel HD Graphics P530 |
| device id = 0x191D | | device id = 0x191D | ||
− | |||
| execution units = 24 | | execution units = 24 | ||
− | | | + | | displays = 3 |
− | |||
| frequency = 350 MHz | | frequency = 350 MHz | ||
− | | max frequency = 1 | + | | max frequency = 1 GHz |
+ | | max memory = 1.7 GB | ||
| output crt = | | output crt = | ||
Line 118: | Line 120: | ||
| output dvi = Yes | | output dvi = Yes | ||
− | | directx ver | + | | directx ver = 12.1 |
− | | opengl ver | + | | opengl ver = 4.4 |
− | | opencl ver | + | | opencl ver = 2.0 |
− | | hdmi ver | + | | opengl es ver = |
− | | dp ver | + | | hdmi ver = 1.4 |
− | | edp ver | + | | dvi ver = |
− | | max res hdmi | + | | dsi ver = |
− | | max res hdmi freq | + | | vulkan ver = |
− | | max res dp | + | | dp ver = 1.2 |
− | | max res dp freq | + | | edp ver = 1.3 |
− | | max res edp | + | |
− | | max res edp freq | + | | max res hdmi = 4096x2160 |
− | | max res vga | + | | max res hdmi freq = 24 Hz |
− | | max res vga freq = | + | | max res dvi = |
+ | | max res dvi freq = | ||
+ | | max res dsi = | ||
+ | | max res dsi freq = | ||
+ | | max res dp = 4096x2304 | ||
+ | | max res dp freq = 60 Hz | ||
+ | | max res edp = 4096x2304 | ||
+ | | max res edp freq = 60 Hz | ||
+ | | max res vga = | ||
+ | | max res vga freq = | ||
+ | |||
+ | | intel quick sync = Yes | ||
+ | | intel intru 3d = Yes | ||
+ | | intel insider = Yes | ||
+ | | intel widi = Yes | ||
+ | | intel fdi = | ||
+ | | intel clear video = Yes | ||
+ | }} | ||
− | | | + | == Memory controller == |
− | | | + | {{integrated memory controller |
− | | | + | | type = DDR3L-1333 |
− | | | + | | type 2 = DDR3L-1600 |
− | | | + | | type 3 = DDR3L-RS1333 |
− | | | + | | type 4 = DDR3L-RS1600 |
− | | | + | | type 5 = DDR4-1866 |
− | | | + | | type 6 = DDR4-2133 |
+ | | type 7 = DDR4-RS1866 | ||
+ | | type 8 = DDR4-RS2133 | ||
+ | | controllers = 1 | ||
+ | | channels = 2 | ||
+ | | ecc support = Yes | ||
+ | | max bandwidth = 34.1 GB/s | ||
+ | | bandwidth schan = | ||
+ | | bandwidth dchan = | ||
+ | | max memory = 64 GB | ||
}} | }} | ||
− | |||
− | == | + | == Expansions == |
− | {{ | + | {{mpu expansions |
− | | | + | | pcie revision = 3.0 |
− | | | + | | pcie lanes = 16 |
− | | | + | | pcie config = 1x16 |
− | | | + | | pcie config 1 = 2x8 |
− | | | + | | pcie config 2 = 1x8+2x4 |
− | | | + | | usb revision = |
− | | | + | | usb revision 2 = |
− | | | + | | usb revision N = |
− | | | + | | usb ports = |
− | | | + | | sata ports = |
− | | | + | | integrated lan = |
− | | | + | | uart = |
− | + | }} | |
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | + | == Features == | |
− | + | {{mpu features | |
− | + | | em64t = Yes | |
− | + | | nx = Yes | |
− | | | + | | txt = Yes |
− | | | + | | tsx = Yes |
− | + | | vpro = Yes | |
− | | | + | | ht = Yes |
− | | | + | | tbt1 = |
− | + | | tbt2 = Yes | |
− | + | | bpt = | |
− | | | + | | vt-x = Yes |
− | | | + | | vt-d = Yes |
− | |tbt1= | + | | ept = Yes |
− | |tbt2=Yes | + | | mmx = Yes |
− | + | | sse = Yes | |
− | |bpt= | + | | sse2 = Yes |
− | | | + | | sse3 = Yes |
− | | | + | | ssse3 = Yes |
− | | | + | | sse4 = Yes |
− | | | + | | sse4.1 = Yes |
− | | | + | | sse4.2 = Yes |
− | | | + | | aes = Yes |
− | | | + | | pclmul = Yes |
− | | | + | | avx = Yes |
− | | | + | | avx2 = Yes |
− | | | + | | bmi = Yes |
− | | | + | | bmi1 = Yes |
− | | | + | | bmi2 = Yes |
− | | | + | | f16c = Yes |
− | | | + | | fma3 = Yes |
− | | | + | | mpx = Yes |
− | | | + | | sgx = Yes |
− | | | + | | eist = Yes |
− | | | + | | secure key = Yes |
− | | | + | | os guard = Yes |
− | | | ||
− | | | ||
− | | | ||
− | | | ||
− | | | ||
− | | | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
}} | }} |
Facts about "Xeon E3-1268L v5 - Intel"
Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Xeon E3-1268L v5 - Intel#package + and Xeon E3-1268L v5 - Intel#io + |
base frequency | 2,400 MHz (2.4 GHz, 2,400,000 kHz) + |
bus links | 4 + |
bus rate | 8,000 MT/s (8 GT/s, 8,000,000 kT/s) + |
bus type | DMI 3.0 + |
chipset | Sunrise Point + |
clock multiplier | 24 + |
core count | 4 + |
core family | 6 + |
core model | 94 + |
core name | Skylake DT + |
core stepping | R0 + |
core voltage (max) | 1.52 V (15.2 dV, 152 cV, 1,520 mV) + |
core voltage (min) | 0.55 V (5.5 dV, 55 cV, 550 mV) + |
cpuid | 506E3 + |
designer | Intel + |
device id | 0x191D + |
die area | 122 mm² (0.189 in², 1.22 cm², 122,000,000 µm²) + |
family | Xeon E3 + |
first announced | October 19, 2015 + |
first launched | October 19, 2015 + |
full page name | intel/xeon e3/e3-1268l v5 + |
has advanced vector extensions | true + |
has advanced vector extensions 2 | true + |
has ecc memory support | true + |
has extended page tables support | true + |
has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension +, Enhanced SpeedStep Technology +, Intel VT-x +, Intel VT-d +, Secure Key Technology +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Trusted Execution Technology +, Intel vPro Technology +, Transactional Synchronization Extensions +, OS Guard +, Extended Page Tables +, Memory Protection Extensions + and Software Guard Extensions + |
has intel enhanced speedstep technology | true + |
has intel secure key technology | true + |
has intel supervisor mode execution protection | true + |
has intel trusted execution technology | true + |
has intel turbo boost technology 2 0 | true + |
has intel vpro technology | true + |
has intel vt-d technology | true + |
has intel vt-x technology | true + |
has locked clock multiplier | true + |
has second level address translation support | true + |
has simultaneous multithreading | true + |
has transactional synchronization extensions | true + |
has x86 advanced encryption standard instruction set extension | true + |
instance of | microprocessor + |
integrated gpu | HD Graphics P530 + |
integrated gpu base frequency | 350 MHz (0.35 GHz, 350,000 KHz) + |
integrated gpu designer | Intel + |
integrated gpu execution units | 24 + |
integrated gpu max frequency | 1,000 MHz (1 GHz, 1,000,000 KHz) + |
integrated gpu max memory | 1,740.8 MiB (1,782,579.2 KiB, 1,825,361,100.8 B, 1.7 GiB) + |
isa | x86-64 + |
isa family | x86 + |
l1$ size | 256 KiB (262,144 B, 0.25 MiB) + |
l1d$ description | 8-way set associative + |
l1d$ size | 128 KiB (131,072 B, 0.125 MiB) + |
l1i$ description | 8-way set associative + |
l1i$ size | 128 KiB (131,072 B, 0.125 MiB) + |
l2$ description | 4-way set associative + |
l2$ size | 1 MiB (1,024 KiB, 1,048,576 B, 9.765625e-4 GiB) + |
l3$ size | 8 MiB (8,192 KiB, 8,388,608 B, 0.00781 GiB) + |
last order | October 26, 2018 + |
last shipment | April 12, 2019 + |
ldate | October 19, 2015 + |
main image | + |
manufacturer | Intel + |
market segment | Embedded + |
max cpu count | 1 + |
max junction temperature | 373.15 K (100 °C, 212 °F, 671.67 °R) + |
max memory | 65,536 MiB (67,108,864 KiB, 68,719,476,736 B, 64 GiB, 0.0625 TiB) + |
max memory bandwidth | 31.79 GiB/s (32,552.96 MiB/s, 34.134 GB/s, 34,134.253 MB/s, 0.031 TiB/s, 0.0341 TB/s) + |
max memory channels | 2 + |
max pcie lanes | 16 + |
max storage temperature | 398.15 K (125 °C, 257 °F, 716.67 °R) + |
microarchitecture | Skylake + |
min junction temperature | 273.15 K (0 °C, 32 °F, 491.67 °R) + |
min storage temperature | 248.15 K (-25 °C, -13 °F, 446.67 °R) + |
model number | E3-1268L v5 + |
name | Xeon E3-1268L v5 + |
package | FCLGA-1151 + |
part number | CM8066201937901 + |
platform | Greenlow + |
process | 14 nm (0.014 μm, 1.4e-5 mm) + |
release price | $ 377.00 (€ 339.30, £ 305.37, ¥ 38,955.41) + |
s-spec | SR2LQ + |
series | E3-1200 v5 + |
smp max ways | 1 + |
socket | LGA-1151 + |
supported memory type | DDR3L-1600 + and DDR4-2133 + |
tdp | 35 W (35,000 mW, 0.0469 hp, 0.035 kW) + |
technology | CMOS + |
thread count | 8 + |
turbo frequency (1 core) | 3,400 MHz (3.4 GHz, 3,400,000 kHz) + |
turbo frequency (2 cores) | 3,300 MHz (3.3 GHz, 3,300,000 kHz) + |
turbo frequency (3 cores) | 3,200 MHz (3.2 GHz, 3,200,000 kHz) + |
turbo frequency (4 cores) | 3,100 MHz (3.1 GHz, 3,100,000 kHz) + |
word size | 64 bit (8 octets, 16 nibbles) + |
x86/has memory protection extensions | true + |
x86/has software guard extensions | true + |