https://en.wikichip.org/w/api.php?action=feedcontributions&user=89.64.45.218&feedformat=atomWikiChip - User contributions [en]2024-03-28T20:32:39ZUser contributionsMediaWiki 1.28.1https://en.wikichip.org/w/index.php?title=amd/microarchitectures/zen%2B&diff=96423amd/microarchitectures/zen+2020-03-21T12:02:30Z<p>89.64.45.218: changed from will launch to launched in Release Dates section</p>
<hr />
<div>{{amd title|Zen+|arch}}<br />
{{microarchitecture<br />
|atype=CPU<br />
|name=Zen+<br />
|designer=AMD<br />
|manufacturer=GlobalFoundries<br />
|introduction=April 13, 2018<br />
|process=12 nm<br />
|cores=1<br />
|cores 2=4<br />
|cores 3=6<br />
|cores 4=8<br />
|cores 5=12<br />
|cores 6=16<br />
|cores 7=24<br />
|cores 8=32<br />
|type=Superscalar<br />
|oooe=Yes<br />
|speculative=Yes<br />
|renaming=Yes<br />
|stages=19<br />
|decode=4-way<br />
|isa=x86-64<br />
|extension=MOVBE<br />
|extension 2=MMX<br />
|extension 3=SSE<br />
|extension 4=SSE2<br />
|extension 5=SSE3<br />
|extension 6=SSSE3<br />
|extension 7=SSE4.1<br />
|extension 8=SSE4.2<br />
|extension 9=POPCNT<br />
|extension 10=AVX<br />
|extension 11=AVX2<br />
|extension 12=AES<br />
|extension 13=PCLMUL<br />
|extension 14=RDRND<br />
|extension 15=F16C<br />
|extension 16=BMI<br />
|extension 17=BMI2<br />
|extension 18=RDSEED<br />
|extension 19=ADCX<br />
|extension 20=PREFETCHW<br />
|extension 21=CLFLUSHOPT<br />
|extension 22=XSAVE<br />
|extension 23=SHA<br />
|extension 24=CLZERO<br />
|l1i=64 KiB<br />
|l1i per=core<br />
|l1i desc=4-way set associative<br />
|l1d=32 KiB<br />
|l1d per=core<br />
|l1d desc=8-way set associative<br />
|l2=512 KiB<br />
|l2 per=core<br />
|l2 desc=8-way set associative<br />
|l3=2 MiB<br />
|l3 per=core<br />
|l3 desc=16-way set associative<br />
|core name=Colfax<br />
|core name 2=Pinnacle Ridge<br />
|core name 3=Picasso<br />
|predecessor=Zen<br />
|predecessor link=amd/microarchitectures/zen<br />
|successor=Zen 2<br />
|successor link=amd/microarchitectures/zen 2<br />
|succession=Yes<br />
}}<br />
'''Zen+''' (Zen Plus) is the successor to {{\\|Zen}}, a [[12 nm]] [[microarchitecture]] designed by [[AMD]] and introduced in [[2018]] for the mainstream PC, enthusiast, and server markets. Zen+ was succeeded by {{\\|Zen 2}} in 2019.<br />
<br />
Zen+ based processors are sold under the brand 2nd-Generation {{amd|Ryzen}} and 2nd-Generation {{amd|Threadripper}}.<br />
<br />
== History ==<br />
[[File:amd zen+ roadmap.png|right|thumb|Zen+ Roadmap]]<br />
Zen+ succeeded {{\\|Zen}} in April of 2018. Zen+ features the same core as Zen but takes advantage of the new [[GlobalFoundries]]' 12nm process to deliver higher clock speeds and improved power consumption. Zen+ was initially mentioned by AMD's senior fellow and lead architect of Zen, Michael Clark, during Hot Chips 28 in [[2016]] as part of AMD's continuing commitment in the high-performance computing market.<br />
<br />
== Codenames ==<br />
{| class="wikitable"<br />
|-<br />
! Core !! C/T !! Target<br />
|-<br />
| {{amd|Colfax|l=core}} || Up to 32/64 || Enthusiasts market processors<br />
|-<br />
| {{amd|Pinnacle Ridge|l=core}} || Up to 8/16 || Mainstream to high-end desktops & enthusiasts market processors<br />
|-<br />
| {{amd|Picasso|l=core}} || From 2/4 to 4/8 || Mainstream desktop & mobile processors with GPU<br />
|}<br />
<br />
== Process Technology ==<br />
{{see also|12 nm process}}<br />
Zen+ is manufactured on [[Global Foundries]]' [[12 nm process]] Leading-Performance (12LP), an enhanced version of their 14nm process. The enhanced process provides up to 15% higher density or up to 10% higher performance. 12LP brings around a 10% frequency bump for the {{amd|Ryzen}} lineup at the same power envelopes.<br />
<br />
Note that AMD did not switch to standard libraries and instead chose to get whatever added performance they could get from the same physical design as [[14 nm]]. This also means some performance was left on the table and the die size is exactly the same as Zen.<br />
<br />
== Compatibility ==<br />
[[Linux]] added initial support for Zen starting with Linux Kernel 4.10. [[Microsoft]] officially only supports Zen on Windows 10.<br />
Windows 7 and 8 drivers are available for many mainboards. But drivers must be integrated into the installation image or installed first before switching to a Zen-based system. Otherwise support for any kind of USB device like keyboard and mouse would be missing.<br />
<br />
{| class="wikitable"<br />
! Vendor !! OS !! Version !! Notes<br />
|-<br />
| rowspan="3" | [[Microsoft]] || rowspan="3" | Windows || style="background-color: #ffdad6;" | Windows 7 || No Support<br />
|-<br />
| style="background-color: #ffdad6;" | Windows 8 || No Support<br />
|-<br />
| style="background-color: #d6ffd8;" | Windows 10 || Support<br />
|- <br />
| Linux || Linux || style="background-color: #d6ffd8;" | Kernel 4.10 || Initial Support<br />
|}<br />
<br />
== Compiler support ==<br />
Zen+ is largely the same architecture as {{\\|Zen}} and thus uses the same compiler switches.<br />
{| class="wikitable"<br />
|-<br />
! Compiler !! Arch-Specific || Arch-Favorable<br />
|-<br />
| [[AOCC]] || <code>‐march=znver1</code> || <code>-mtune=znver1</code><br />
|-<br />
| [[GCC]] || <code>-march=znver1</code> || <code>-mtune=znver1</code><br />
|-<br />
| [[LLVM]] || <code>-march=znver1</code> || <code>-mtune=znver1</code><br />
|-<br />
| [[Visual Studio]] || <code>/arch:AVX2</code> || ?<br />
|}<br />
<br />
=== CPUID ===<br />
{| class="wikitable tc1 tc2 tc3 tc4"<br />
! Core !! Extended<br>Family !! Family !! Extended<br>Model !! Model<br />
|-<br />
| rowspan="2" | {{amd|Pinnacle Ridge|l=core}} || 0x8 || 0xF || 0x0 || 0x8<br />
|-<br />
| colspan="4" | Family 23 Model 8<br />
|}<br />
<br />
== Release Dates ==<br />
AMD launched 2nd generation {{amd|Ryzen}} on the 19th April of 2018. 2nd Generation {{amd|Ryzen Threadripper}} was introduced in August 2018 and Ryzen PRO processors has launched in the second half of 2018.<br />
<br />
<br />
[[File:amd ryzen 2018 roll-out.png|1000px]]<br />
<br />
== Architecture ==<br />
[[File:amd zen+ perf improvement.png|right|500px]]<br />
Serving as a light refresh over {{\\|Zen}}, those processors have around ten percent higher base frequency for the same power envelope.<br />
<br />
=== Key changes from {{\\|Zen}} ===<br />
* ~10% higher [[clock]] frequency<br />
* ~3% single-thread IPC improvement<br />
* [[12 nm process]] (from [[14 nm]])<br />
* {{amd|Precision Boost 2}} (from Precision Boost)<br />
** {{amd|Precision Boost Overdrive}}<br />
* {{amd|XFR 2}} (from XFR 1)<br />
* Cache<br />
** Improved cache prefetch<br />
** 12 cycle L2 latency for mainstream desktop (from 17 cycles)<br />
* Memory<br />
** Higher DDR4 transfer rate (2933 MT/s from 2666 MT/s)<br />
* Mainstream chipsets (See [[#Sockets/Platform|§ Sockets/Platform]])<br />
** X370 → X470<br />
*** New StoreMI Technology<br />
*** Lower Power<br />
*** Bug fixes<br />
*** OEM related issues resolved (unspecified)<br />
* Family<br />
** {{amd|Threadripper}}: 2x cores (up to [[32 cores|32]], from [[16 cores|16]])<br />
<br />
=== Block Diagram ===<br />
===== Entire SoC Overview =====<br />
[[File:zen soc block.svg|600px]]<br />
===== Individual Core =====<br />
[[File:zen block diagram.svg|900px]]<br />
<br />
=== Memory Hierarchy ===<br />
* Cache<br />
** L0 µOP cache:<br />
*** 2,048 µOPs, 8-way set associative<br />
**** 32-sets, 8-µOP line size<br />
*** Parity protected<br />
** L1I Cache:<br />
*** 64 KiB 4-way set associative<br />
**** 256-sets, 64 B line size<br />
**** Shared by the two threads, per core<br />
*** Parity protected<br />
** L1D Cache:<br />
*** 32 KiB 8-way set associative<br />
**** 64-sets, 64 B line size<br />
**** Write-back policy<br />
*** 4-5 cycles latency for Int<br />
*** 7-8 cycles latency for FP<br />
*** SEC-DED ECC<br />
** L2 Cache:<br />
*** 512 KiB 8-way set associative<br />
*** 1,024-sets, 64 B line size<br />
*** Write-back policy<br />
*** Inclusive of L1<br />
*** 12 cycles latency<br />
*** DEC-TED ECC<br />
** L3 Cache:<br />
*** Victim cache<br />
*** Summit Ridge, Naples: 8 MiB/CCX, shared across all cores.<br />
*** Raven Ridge: 4 MiB/CCX, shared across all cores.<br />
*** 16-way set associative<br />
**** 8,192-sets, 64 B line size<br />
*** 40 cycles latency<br />
*** DEC-TED ECC<br />
** System DRAM:<br />
*** 2 channels per die<br />
*** Summit Ridge: up to PC4-21300U (DDR4-2666 UDIMM)<br />
*** Raven Ridge: up to PC4-23466U (DDR4-2933 UDIMM)<br />
*** Naples: up to PC4-21300L (DDR4-2666 RDIMM/LRDIMM)<br />
*** ECC support: x4 DRAM device failure correction (Chipkill), x8 SEC-DED ECC, Patrol and Demand scrubbing, Data poisoning<br />
<br />
Zen TLB consists of dedicated level one TLB for instruction cache and another one for data cache.<br />
<br />
* TLBs<br />
** ITLB<br />
*** 8 entry L0 TLB, all page sizes<br />
*** 64 entry L1 TLB, all page sizes<br />
*** 512 entry L2 TLB, no 1G pages<br />
*** Parity protected<br />
** DTLB<br />
*** 64 entry L1 TLB, all page sizes<br />
*** 1,532-entry L2 TLB, no 1G pages<br />
*** Parity protected<br />
<br />
== Core ==<br />
=== Pipeline ===<br />
Zen+ pipeline is identical to {{\\|Zen#Pipeline|Zen's}}.<br />
<br />
=== Memory Subsystem ===<br />
When AMD presented their paper at ISSCC 2018, WikiChip was able to confirm with AMD's SoC architect that {{\\|Zen|Zen's}} L2 latency was always designed to be 12 cycles. In fact all Zen-based microprocessors (including {{amd|EPYC}}, {{amd|Ryzen Threadripper}}, and Zen-based APUs) have an L2 latency of 12 cycles for all [[access patterns]]. Only mainstream Zen-based {{amd|Ryzen}} processors (i.e., {{amd|Summit Ridge|l=core}}) have a latency of 17 cycles. The problem has been sorted out with Zen+.<br />
<br />
== Die ==<br />
=== Zeppelin ===<br />
* [[12 nm process]]<br />
* 12 metal layers<br />
* 4,800,000,000 transistors<br />
* ~22.058 mm x ~9.655 mm (Estimated)<br />
* 212.97 mm² die size<br />
<br />
:[[File:amd zen+ zeppelin die shot.png|950px]]<br />
<br />
== Sockets/Platform ==<br />
All Zen+-based mainstream consumer microprocessors utilizes AMD's {{amd|Socket AM4}}, a unified socket infrastructure. All those processors are a complete [[system on a chip]] integrating the [[northbridge]] ([[memory controller]]) and the [[southbridge]] including 16 [[PCIe]] lanes for the [[GPU]], 4 PCIe lanes for the [[NVMe]]/SATA controllers as well as USB 3.0. The chipset, however, extends the processor with a number of additional connections beyond that offered by the SoC. <br />
<br />
{{amd socket am4 chipsets}}<br />
<br />
=== StoreMI ===<br />
[[File:amd 400 series storemi logo.png|left|200px]]<br />
A new feature AMD has added to the 400-series chipset is "{{amd|StoreMI}}", a technology with very similar capabilities to Intel's {{intel|Smart Response Technology}} which attempts to combine the benefits of fast, but expensive, [[solid-state drive|SSDs]] along with cheap high-capacity, but slow, [[hard disk drive|HDDs]]. StoreMI combines the two storage devices into a single virtual drive (single letter drive on {{microsoft|Windows}}) and automatically manages and moves the data across the drives. Essentially, the chipset uses the SSD as a cache for traditional hard drives. The idea is to keep the most recent and most accessed data on the SSD in order to improve real-world responsiveness while keeping the less used data in the slower mechanical hard disk in order to preserve the capacity of the SSD. It’s worth noting that this hierarchy of secondary storage devices can actually extend to main memory. Up to 2 GiB of RAM may be configured and reserved as another level of cache for the HDD on top of the SSD.<br />
<br />
== All Zen+ Chips ==<br />
<!-- NOTE: <br />
This table is generated automatically from the data in the actual articles.<br />
If a microprocessor is missing from the list, an appropriate article for it needs to be<br />
created and tagged accordingly.<br />
<br />
Missing a chip? please dump its name here: http://en.wikichip.org/wiki/WikiChip:wanted_chips<br />
--><br />
{{comp table start}}<br />
<table class="comptable sortable tc6 tc7"><br />
{{comp table header|main|11:List of all Zen+ based Processors}}<br />
{{comp table header|cols|Price|Launched|Family|Core|%Cores|%Threads|L2$|L3$|%Frequency|%Boost|%TDP}}<br />
{{#ask: [[Category:microprocessor models by amd]] [[microarchitecture::Zen+]]<br />
|?full page name<br />
|?model number<br />
|?release price<br />
|?first launched<br />
|?microprocessor family<br />
|?core name<br />
|?core count<br />
|?thread count<br />
|?l2$ size<br />
|?l3$ size<br />
|?base frequency#GHz<br />
|?turbo frequency#GHz<br />
|?tdp<br />
|format=template<br />
|template=proc table 3<br />
|userparam=13<br />
|mainlabel=-<br />
}}<br />
{{comp table count|ask=[[Category:microprocessor models by amd]] [[microarchitecture::Zen+]]}}<br />
</table><br />
{{comp table end}}<br />
<br />
== Bibliography ==<br />
* AMD CES Tech Day 2018, Jim Anderson<br />
* AMD CES Tech Day 2018, Lisa Su<br />
* AMD CES Tech Day 2018, Mark Papermaster<br />
* David. S. (August 2018). "[https://fuse.wikichip.org/news/1569/amd-announces-threadripper-2-chiplets-aid-core-scaling/ AMD Announces Threadripper 2, Chiplets Aid Core Scaling]"<br />
<br />
== Documents ==<br />
* [[:File:AMD CES Tech Day 2018 Jim Anderson.pdf|AMD Tech Day 2018, Jim Anderson]]<br />
* [[:File:AMD CES Tech Day 2018 Lisa Su.pdf|AMD Tech Day 2018, Lisa Su]]<br />
* [[:File:AMD CES Tech Day 2018 Mark Papermaster.pdf|AMD Tech Day 2018, Mark Papermaster]]<br />
<br />
== See Also ==<br />
* Intel {{intel|Coffee Lake|l=arch}}</div>89.64.45.218